# CTICLAIMSET, CTI CLAIM Tag Set register

The CTICLAIMSET characteristics are:

### **Purpose**

Used by software to set CLAIM bits to 1.

## **Configuration**

CTICLAIMSET is in the Debug power domain.

Implementation of this register is optional.

#### **Attributes**

CTICLAIMSET is a 32-bit register.

## Field descriptions

| 31      | 30      | 29        | 28     | 27      | 26      | 25      | 24      | 23      | 22      | 21        |
|---------|---------|-----------|--------|---------|---------|---------|---------|---------|---------|-----------|
| CLAIM31 | CLAIM30 | CLAIM29CL | _AIM28 | CLAIM27 | CLAIM26 | CLAIM25 | CLAIM24 | CLAIM23 | CLAIM22 | CLAIM21CI |

#### CLAIM<x>, bit [x], for x = 31 to 0

CLAIM tag set bit.

If x is less than the implementation defined number of CLAIM tags, this field is RAO and the behavior on writes is:

| CLAIM <x></x> | Meaning                                |
|---------------|----------------------------------------|
| 0b0           | No action.                             |
| 0b1           | Indirectly set CLAIM <x> tag to 1.</x> |

A single write to CTICLAIMSET can set multiple tags to 1.

If x is greater than or equal to the implementation defined number of CLAIM tags, this bit is RAZ/WI.

An External Debug reset clears the CLAIM tag bits to 0.

# **Accessing CTICLAIMSET**

### CTICLAIMSET can be accessed through the external debug interface:

| Component | Offset | Instance    |  |  |
|-----------|--------|-------------|--|--|
| CTI       | 0xFA0  | CTICLAIMSET |  |  |

This interface is accessible as follows:

- When SoftwareLockStatus(), accesses to this register are **RO**.
- When !SoftwareLockStatus(), accesses to this register are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.