# CTIDEVARCH, CTI Device Architecture register

The CTIDEVARCH characteristics are:

## **Purpose**

Identifies the programmers' model architecture of the CTI component.

## **Configuration**

CTIDEVARCH is in the Debug power domain.

If the CTI is CTIv1, this register is optional. If the CTI is CTIv2, this register is mandatory.

Arm recommends that the CTI is CTIv2.

In an Armv8.5 compliant implementation, the CTI must be CTIv2.

If this register is not implemented, <u>CTIDEVAFF0</u> and <u>CTIDEVAFF1</u> are also not implemented.

#### **Attributes**

CTIDEVARCH is a 32-bit register.

## **Field descriptions**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

ARCHITECT PRESENT REVISION ARCHID

#### ARCHITECT, bits [31:21]

Defines the architecture of the component. For CTI, this is Arm Limited.

Bits [31:28] are the JEP106 continuation code, 0x4.

Bits [27:21] are the JEP106 ID code, 0x3B.

Reads as 0b01000111011.

Access to this field is **RO**.

#### PRESENT, bit [20]

Indicates that the DEVARCH is present.

Reads as 0b1.

Access to this field is **RO**.

# REVISION, bits [19:16] When FEAT DoPD is implemented:

Revision.

Defines the architecture revision of the component.

| REVISION | Meaning                        |
|----------|--------------------------------|
| 0b0000   | First revision.                |
| 0b0001   | As 0b0000, and also adds       |
|          | support for <u>CTIDEVCTL</u> . |

All other values are reserved.

This field has an implementation defined value.

Access to this field is **RO**.

#### Otherwise:

Revision.

Defines the architecture revision of the component.

All other values are reserved.

Reads as 0b0000.

Access to this field is **RO**.

#### ARCHID, bits [15:0]

Defines this part to be an Armv8 debug component. For architectures defined by Arm this is further subdivided.

For CTI:

- Bits [15:12] are the architecture version, 0x1.
- Bits [11:0] are the architecture part number, 0xA14.

This corresponds to CTI architecture version CTIv2.

Reads as 0x1A14.

Access to this field is **RO**.

## **Accessing CTIDEVARCH**

### CTIDEVARCH can be accessed through the external debug interface:

| Component | Offset | Instance   |
|-----------|--------|------------|
| CTI       | 0xFBC  | CTIDEVARCH |

Accesses on this interface are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

 $28/03/2023\ 16:02;\ 72747e43966d6b97dcbd230a1b3f0421d1ea3d94$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.