# CTIDEVCTL, CTI Device Control register

The CTIDEVCTL characteristics are:

### **Purpose**

Provides target-specific device controls

## **Configuration**

CTIDEVCTL is in the Debug power domain.

This register is present only when FEAT\_DoPD is implemented. Otherwise, direct accesses to CTIDEVCTL are res0.

### **Attributes**

CTIDEVCTL is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO RCE OSUCE

#### Bits [31:2]

Reserved, res0.

#### RCE, bit [1]

Reset Catch Enable.

| RCE | Meaning                           |
|-----|-----------------------------------|
| 0b0 | Reset Catch debug event disabled. |
| 0b1 | Reset Catch debug event enabled.  |

The reset behavior of this field is:

• On an External debug reset, this field resets to 0.

#### OSUCE, bit [0]

OS Unlock Catch Enable

| OSUCE | Meaning |  |
|-------|---------|--|
|-------|---------|--|

| 0b0 | OS Unlock Catch debug event disabled. |
|-----|---------------------------------------|
| 0b1 | OS Unlock Catch debug event enabled.  |

The reset behavior of this field is:

• On an External debug reset, this field resets to 0.

# **Accessing CTIDEVCTL**

### CTIDEVCTL can be accessed through the external debug interface:

| Component | Offset | Instance  |  |
|-----------|--------|-----------|--|
| CTI       | 0x150  | CTIDEVCTL |  |

This interface is accessible as follows:

- When SoftwareLockStatus(), accesses to this register are RO.
- When !SoftwareLockStatus(), accesses to this register are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b> |
|------------------|------------------|---------------------|---------------------|-----------------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.