# CTIITCTRL, CTI Integration mode Control register

The CTIITCTRL characteristics are:

## **Purpose**

Enables the CTI to switch from its default mode into integration mode, where test software can control directly the inputs and outputs of the PE, for integration testing or topology detection.

# **Configuration**

The power domain of CTIITCTRL is implementation defined.

Implementation of this register is optional.

#### **Attributes**

CTIITCTRL is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RESO IME

#### Bits [31:1]

Reserved, res0.

#### IME, bit [0]

Integration mode enable. When IME == 1, the device reverts to an integration mode to enable integration testing or topology detection. The integration mode behavior is implementation defined.

| IME | Meaning                   |
|-----|---------------------------|
| 0b0 | Normal operation.         |
| 0b1 | Integration mode enabled. |

The following resets apply:

- If the register is implemented in the Core power domain:
  - On a Cold reset, this field resets to 0.

- On an External debug reset, the value of this field is unchanged.
- On a Warm reset, the value of this field is unchanged.
- If the register is implemented in the External debug power domain:
  - on a Cold reset, the value of this field is unchanged.
  - On an External debug reset, this field resets to 0.
  - On a Warm reset, the value of this field is unchanged.

# **Accessing CTIITCTRL**

#### CTIITCTRL can be accessed through the external debug interface:

| Component | Offset | Instance  |  |
|-----------|--------|-----------|--|
| CTI       | 0xF00  | CTIITCTRL |  |

This interface is accessible as follows:

- When IsCorePowered(), !DoubleLockStatus(), !OSLockStatus() and SoftwareLockStatus(), accesses to this register are **RO**.
- When IsCorePowered(), !DoubleLockStatus(), !OSLockStatus() and ! SoftwareLockStatus(), accesses to this register are **RW**.
- Otherwise, accesses to this register are **IMPDEF**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u> |
|------------------|------------------|---------------------|---------------------|----------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.