# CTIPIDR2, CTI Peripheral Identification Register 2

The CTIPIDR2 characteristics are:

### **Purpose**

Provides information to identify a CTI component.

For more information, see 'About the Peripheral identification scheme'.

## **Configuration**

CTIPIDR2 is in the Debug power domain.

Implementation of this register is optional.

This register is required for CoreSight compliance.

### **Attributes**

CTIPIDR2 is a 32-bit register.

# Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO REVISION EDEC DES\_1

#### Bits [31:8]

Reserved, res0.

#### **REVISION, bits [7:4]**

Part major revision. Parts can also use this field to extend Part number to 16-bits.

This field has an implementation defined value.

Access to this field is **RO**.

#### JEDEC, bit [3]

Indicates a JEP106 identity code is used.

Reads as 0b1.

Access to this field is **RO**.

### **DES 1, bits [2:0]**

Designer, most significant bits of JEP106 ID code. For Arm Limited, this field is 0b011.

This field has an implementation defined value.

Access to this field is **RO**.

# **Accessing CTIPIDR2**

### CTIPIDR2 can be accessed through the external debug interface:

| Component | Offset | Instance |  |
|-----------|--------|----------|--|
| CTI       | 0xFE8  | CTIPIDR2 |  |

Accesses on this interface are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.