# DBGBVR<n>\_EL1, Debug Breakpoint Value Registers, n = 0 - 15

The DBGBVR<n> EL1 characteristics are:

## **Purpose**

Holds a virtual address, or a VMID and/or a context ID, for use in breakpoint matching. Forms breakpoint n together with control register DBGBCR<n> EL1.

## **Configuration**

External register DBGBVR<n>\_EL1 bits [63:0] are architecturally mapped to AArch64 System register DBGBVR<n>\_EL1[63:0].

External register DBGBVR<n>\_EL1 bits [31:0] are architecturally mapped to AArch32 System register DBGBVR<n>[31:0].

External register DBGBVR<n>\_EL1 bits [63:32] are architecturally mapped to AArch32 System register <u>DBGBXVR<n>[31:0]</u>.

DBGBVR<n> EL1 is in the Core power domain.

How this register is interpreted depends on the value of DBGBCR<n> EL1.BT.

- When <u>DBGBCR<n>\_EL1</u>.BT is <code>0b0x0x</code>, this register holds a virtual address.
- When <u>DBGBCR<n>\_EL1</u>.BT is 0b001x, 0b011x, or 0b110x, this register holds a Context ID.
- When <a href="DBGBCR<n>\_EL1">DBGBCR<n>\_EL1</a>.BT is 0b100x, this register holds a VMID.
- When <u>DBGBCR<n>\_EL1</u>.BT is <code>Ob101x</code>, this register holds a VMID and a Context ID.
- When <u>DBGBCR<n>\_EL1</u>.BT is <code>0b111x</code>, this register holds two Context ID values.

For other values of <u>DBGBCR<n> EL1</u>.BT, this register is res0.

If breakpoint n is not implemented then accesses to this register are:

- res0 when IsCorePowered() && !DoubleLockStatus() && ! OSLockStatus() && AllowExternalDebugAccess().
- A constrained unpredictable choice of res0 or ERROR otherwise.

### **Attributes**

DBGBVR<n> EL1 is a 64-bit register.

## Field descriptions

### When DBGBCR<n> EL1.BT == 0b0x0x:

| 63 62 61 60 59 58 57 | 56 55 54 53 | 52 51 50 49 | 48 47 46 | 45 44 43 | 42 41 | 40 39 | 38 | 37 | 36            | 35            | 34            | 33       | 32             |
|----------------------|-------------|-------------|----------|----------|-------|-------|----|----|---------------|---------------|---------------|----------|----------------|
| RESS[14:8]           | Bits[56:53  | Bits[52:49  | ]        |          | VA    | [48:2 | 2] |    |               |               |               |          |                |
|                      |             | VA[4        | 8:2]     |          |       |       |    |    |               |               |               | RE       | <del>5</del> 0 |
| 21 20 20 20 27 26 25 | 24 22 22 21 | 20 10 10 17 | 16 15 14 | 12 12 11 | 10 0  | 0 7   | -  |    | $\overline{}$ | $\overline{}$ | $\overline{}$ | <u> </u> | $\overline{}$  |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### **RESS[14:8]**, bits [63:57]

Reserved, Sign extended. Software must treat this field as res0 if the most significant bit of VA is 0 or res0, and as res1 if the most significant bit of VA is 1.

Hardware always ignores the value of these bits and it is implementation defined whether:

- The bits are hardwired to a copy of the most significant bit of VA, meaning writes to these bits are ignored, and reads to the bits always return the hardwired value.
- The value in those bits can be written, and reads will return the last value written. The value held in those bits is ignored by hardware.

# Bits[56:53] When FEAT LVA3 is implemented:

### VA[56:53], bits [3:0] of bits [56:53]

Extension to VA[48:2]. For more information, see VA[48:2].

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### Otherwise:

### RESS[7:4], bits [3:0] of bits [56:53]

Extension to RESS[14:8]. For more information, see RESS[14:8].

### Bits[52:49]

### When FEAT LVA is implemented:

### VA[52:49], bits [3:0] of bits [52:49]

Extension to VA[48:2]. For more information, see VA[48:2].

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### Otherwise:

### RESS[3:0], bits [3:0] of bits [52:49]

Extension to RESS[14:8]. For more information, see RESS[14:8].

### VA[48:2], bits [48:2]

If the address is being matched in an AArch64 stage 1 translation regime:

- This field contains bits[48:2] of the address for comparison.
- When FEAT\_LVA3 is implemented, (VA[56:53]:VA[52:49]) forms the upper part of the address value. If FEAT\_LVA3 is not implemented, bits VA[56:53] are part of the RESS field.
- When FEAT\_LVA is implemented, VA[52:49] forms the upper part of the address value. If FEAT\_LVA is not implemented, bits [52:49] are part of the RESS field.

If the address is being matched in an AArch32 stage 1 translation regime, the first 20 bits of this field are res0, and the rest of the field contains bits[31:2] of the address for comparison.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### Bits [1:0]

Reserved, res0.

## When DBGBCR<n>\_EL1.BT == 0b001x:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

RES0

ContextID

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### Bits [63:32]

Reserved, res0.

### ContextID, bits [31:0]

Context ID value for comparison.

The value is compared against <u>CONTEXTIDR\_EL2</u> when (FEAT\_VHE is implemented or FEAT\_Debugv8p2 is implemented), EL2 is using AArch64, <u>HCR\_EL2.E2H</u> is 1, and either:

- The PE is executing at EL2.
- <a href="HCR\_EL2">HCR\_EL2</a>.TGE is 1, the PE is executing at EL0, and EL2 is enabled in the current Security state.

Otherwise, the value is compared against the following:

- <u>CONTEXTIDR</u> when the PE is executing at AArch32.
- <u>CONTEXTIDR\_EL1</u> when the PE is executing at AArch64.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

# When DBGBCR<n>\_EL1.BT == 0b011x, EL2 is implemented and (FEAT\_VHE is implemented or FEAT\_Debugv8p2 is implemented):

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 RESO

ContextID

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### Bits [63:32]

Reserved, res0.

### ContextID, bits [31:0]

Context ID value for comparison against **CONTEXTIDR EL1**.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

# When DBGBCR<n>\_EL1.BT == 0b100x and EL2 is implemented:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

RESO VMID[15:8] VMID[7:0]

RESO

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### Bits [63:48]

Reserved, res0.

## VMID[15:8], bits [47:40]

When FEAT VHE is implemented and VTCR EL2.VS == 1:

Extension to VMID[7:0]. For more information, see DBGBVR<n>\_EL1.VMID[7:0].

If EL2 is using AArch32, this field is res0.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

### VMID[7:0], bits [39:32]

VMID value for comparison.

The VMID is 8 bits when any of the following are true:

- EL2 is using AArch32.
- VTCR EL2.VS is 0.
- FEAT VMID16 is not implemented.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### Bits [31:0]

Reserved, res0.

# When DBGBCR<n>\_EL1.BT == 0b101x and EL2 is implemented:

| 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 | 47 46 45 44 43 42 41 40 | 39 38 37 36 35 34 33 32 |  |  |  |  |  |
|-------------------------------------------------|-------------------------|-------------------------|--|--|--|--|--|
| RES0                                            | VMID[15:8]              | VMID[7:0]               |  |  |  |  |  |
| ContextID                                       |                         |                         |  |  |  |  |  |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### Bits [63:48]

Reserved, res0.

# VMID[15:8], bits [47:40] When FEAT\_VMID16 is implemented and VTCR EL2.VS == 1:

Extension to VMID[7:0]. For more information, see DBGBVR<n> EL1.VMID[7:0].

If EL2 is using AArch32, or if the implementation has an 8-bit VMID, this field is res0.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### Otherwise:

Reserved, res0.

### VMID[7:0], bits [39:32]

VMID value for comparison.

The VMID is 8 bits when any of the following are true:

- EL2 is using AArch32.
- VTCR EL2.VS is 0.
- FEAT\_VMID16 is not implemented.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### ContextID, bits [31:0]

Context ID value for comparison against CONTEXTIDR EL1.

The reset behavior of this field is:

 On a Cold reset, this field resets to an architecturally unknown value.

# When DBGBCR<n>\_EL1.BT == 0b110x, EL2 is implemented and (FEAT\_VHE is implemented or FEAT\_Debugv8p2 is implemented):

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

ContextID2

RES0

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### ContextID2, bits [63:32]

Context ID value for comparison against **CONTEXTIDR EL2**.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### Bits [31:0]

Reserved, res0.

# When DBGBCR<n>\_EL1.BT == 0b111x, EL2 is implemented and (FEAT\_VHE is implemented or FEAT\_Debugv8p2 is implemented):

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

ContextID2

ContextID

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### ContextID2, bits [63:32]

Context ID value for comparison against **CONTEXTIDR EL2**.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### ContextID, bits [31:0]

Context ID value for comparison against **CONTEXTIDR EL1**.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

## Accessing DBGBVR<n>\_EL1

### **Note**

SoftwareLockStatus() depends on the type of access attempted and AllowExternalDebugAccess() has a new definition from Armv8.4. Refer to the Pseudocode definitions for more information.

### DBGBVR<n>\_EL1 can be accessed through the external debug interface:

| Component | Offset  | Instance           | Range |  |  |
|-----------|---------|--------------------|-------|--|--|
| Debug     | 0x400   | DBGBVR <n>_EL1</n> | 63:0  |  |  |
|           | + (16 * |                    |       |  |  |
|           | n)      |                    |       |  |  |

This interface is accessible as follows:

- When IsCorePowered(), !DoubleLockStatus(), !OSLockStatus(), AllowExternalDebugAccess() and SoftwareLockStatus(), accesses to this register are **RO**.
- When IsCorePowered(), !DoubleLockStatus(), !OSLockStatus(), AllowExternalDebugAccess() and !SoftwareLockStatus(), accesses to this register are **RW**.
- Otherwise, accesses to this register generate an error response.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | External  |
|------------------|------------------|---------------------|---------------------|-----------------|-----------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | Registers |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.