AArch64
Instructions

Index by Encoding

External Registers

## DBGWCR<n>\_EL1, Debug Watchpoint Control Registers, n = 0 - 15

The DBGWCR<n> EL1 characteristics are:

## **Purpose**

Holds control information for a watchpoint. Forms watchpoint n together with value register DBGWVR<n> EL1.

## **Configuration**

External register DBGWCR<n>\_EL1 bits [63:0] are architecturally mapped to AArch64 System register DBGWCR<n>\_EL1[63:0].

External register DBGWCR<n>\_EL1 bits [31:0] are architecturally mapped to AArch32 System register DBGWCR<n>[31:0].

DBGWCR<n> EL1 is in the Core power domain.

If watchpoint n is not implemented then accesses to this register are:

- When IsCorePowered() && !DoubleLockStatus() && ! OSLockStatus() && AllowExternalDebugAccess(), res0.
- Otherwise, a constrained unpredictable choice of res0 or ERROR.

### **Attributes**

DBGWCR<n>\_EL1 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

RESO

LENN'S CEL MASK | DESO NATI | DN | SSC | LENG | DASK | LEGEBRACE | DASK | DASK | DESO NATI | DN | DSC | DASK | DASK

LBNXSSCE MASK RESO WT LBN SSC HMC BAS LSC PAC E

When the E field is zero, all the other fields in the register are ignored.

#### Bits [63:32]

Reserved, res0.

#### LBNX, bits [31:30]

#### When FEAT Debugv8p9 is implemented:

Linked Breakpoint Number.

For Linked data address watchpoints, with DBGWCR<n>\_EL1.LBN, specifies the index of the breakpoint linked to.

For all other watchpoint types, this field is ignored and reads of the register return an unknown value.

This field extends DBGWCR<n>\_EL1.LBN to support up to 64 implemented breakpoints.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

# SSCE, bit [29] When FEAT RME is implemented:

Security State Control Extended.

The fields that indicate when the watchpoint can be generated are: HMC, PAC, SSC, and SSCE. These fields must be considered in combination, and the values that are permitted for these fields are constrained.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### MASK, bits [28:24]

Address Mask. Only objects up to 2GB can be watched using a single mask.

| MASK    | Meaning  |  |
|---------|----------|--|
| 0000000 | No mask. |  |

| 0b000110b11111 | Number of address |  |  |
|----------------|-------------------|--|--|
|                | bits masked.      |  |  |

All other values are reserved.

Indicates the number of masked address bits, from 0b00011 masking 3 address bits (0x00000007 mask for address) to 0b11111 masking 31 address bits (0x7FFFFFFF mask for address).

If programmed with a reserved value, the watchpoint behaves as if either:

- DBGWCR<n>\_EL1.MASK has been programmed with a defined value, which might be 0 (no mask), other than for a direct read of DBGWCR<n> EL1.
- The watchpoint is disabled.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### Bits [23:21]

Reserved, res0.

#### WT, bit [20]

Watchpoint type. Possible values are:

| WT  | Meaning                      |
|-----|------------------------------|
| 0b0 | Unlinked data address match. |
| 0b1 | Linked data address match.   |

The reset behavior of this field is:

 On a Cold reset, this field resets to an architecturally unknown value.

#### LBN, bits [19:16]

Linked Breakpoint Number.

For Linked data address watchpoints, with DBGWCR<n>\_EL1.LBNX when implemented, specifies the index of the breakpoint linked to.

For all other watchpoint types, this field is ignored and reads of the register return an unknown value.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### SSC, bits [15:14]

Security state control. Determines the Security states under which a Watchpoint debug event for watchpoint n is generated. This field must be interpreted along with the HMC and PAC fields.

For more information on the operation of the SSC, HMC, and PAC fields, see 'Execution conditions for which a watchpoint generates Watchpoint exceptions'.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### **HMC**, bit [13]

Higher mode control. Determines the debug perspective for deciding when a Watchpoint debug event for watchpoint n is generated. This field must be interpreted along with the SSC and PAC fields.

For more information on the operation of the SSC, HMC, and PAC fields, see 'Execution conditions for which a watchpoint generates Watchpoint exceptions'.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### **BAS, bits** [12:5]

Byte address select. Each bit of this field selects whether a byte from within the word or double-word addressed by <a href="DBGWVR<n">DBGWVR<n> EL1</a> is being watched.

| BAS      | Description                                    |
|----------|------------------------------------------------|
| xxxxxxx1 | Match byte at                                  |
|          | DBGWVR <n>_EL1</n>                             |
| xxxxxx1x | Match byte at                                  |
|          | $\underline{DBGWVR} < n > \underline{EL1} + 1$ |
| xxxxx1xx | Match byte at                                  |
|          | $\overline{DBGWVR} < n > EL1 + 2$              |
| xxxx1xxx | Match byte at                                  |
|          | $\underline{DBGWVR} < n > \underline{EL1} + 3$ |

In cases where <u>DBGWVR<n> EL1</u> addresses a double-word:

| BAS      | Description, if  DBGWVR <n>_EL1[2] == 0</n>    |
|----------|------------------------------------------------|
| xxx1xxxx | Match byte at                                  |
|          | $\underline{DBGWVR} < n > \underline{EL1} + 4$ |
| xx1xxxxx | Match byte at                                  |
|          | $\underline{DBGWVR} < n > \underline{EL1} + 5$ |
| x1xxxxxx | Match byte at                                  |
|          | $\underline{DBGWVR} < n > \underline{EL1} + 6$ |
| 1xxxxxxx | Match byte at                                  |
|          | $\underline{DBGWVR} < n > \underline{EL1} + 7$ |

If  $\underline{DBGWVR} < n > \underline{EL1}[2] == 1$ , only BAS[3:0] is used. Arm deprecates setting  $\underline{DBGWVR} < n > \underline{EL1}[2] == 1$ .

The valid values for BAS are nonzero binary number all of whose set bits are contiguous. All other values are reserved and must not be used by software. See 'Reserved DBGWCR<n>.BAS values'.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### LSC, bits [4:3]

Load/store control. This field enables watchpoint matching on the type of access being made. Possible values of this field are:

| LSC  | Meaning                            |
|------|------------------------------------|
| 0b01 | Match instructions that load from  |
|      | a watchpointed address.            |
| 0b10 | Match instructions that store to a |
|      | watchpointed address.              |
| 0b11 | Match instructions that load from  |
|      | or store to a watchpointed         |
|      | address.                           |

All other values are reserved, but must behave as if the watchpoint is disabled. Software must not rely on this property as the behavior of reserved values might change in a future revision of the architecture.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### **PAC**, bits [2:1]

Privilege of access control. Determines the Exception level or levels at which a Watchpoint debug event for watchpoint n is generated. This field must be interpreted along with the SSC and HMC fields.

For more information on the operation of the SSC, HMC, and PAC fields, see 'Execution conditions for which a watchpoint generates Watchpoint exceptions'.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### E, bit [0]

Enable watchpoint n.

| E   | Meaning                |
|-----|------------------------|
| 0b0 | Watchpoint n disabled. |
| 0b1 | Watchpoint n enabled.  |

This field is ignored by the PE and treated as zero when all of the following are true:

- Any of the following are true:
  - HaltOnBreakpointOrWatchpoint() is FALSE and the Effective value of MDSCR EL1.EBWE is 0.
  - HaltOnBreakpointOrWatchpoint() is TRUE and the Effective value of <u>EDSCR2</u>.EBWE is 0.
- FEAT Debugv8p9 is implemented.
- n > = 16.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

## Accessing DBGWCR<n> EL1

#### Note

SoftwareLockStatus() depends on the type of access attempted and AllowExternalDebugAccess() has a new definition from Armv8.4. Refer to the Pseudocode definitions for more information.

#### DBGWCR<n>\_EL1 can be accessed through the external debug interface:

| Component | Offset              | Instance           |
|-----------|---------------------|--------------------|
| Debug     | 0x808 +<br>(16 * n) | DBGWCR <n>_EL1</n> |

This interface is accessible as follows:

- When IsCorePowered(), !DoubleLockStatus(), !OSLockStatus(), AllowExternalDebugAccess() and SoftwareLockStatus(), accesses to this register are **RO**.
- When IsCorePowered(), !DoubleLockStatus(), !OSLockStatus(), AllowExternalDebugAccess() and !SoftwareLockStatus(), accesses to this register are **RW**.
- Otherwise, accesses to this register generate an error response.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.