AArch64 Instructions Index by Encoding External Registers

# EDCIDR1, External Debug Component Identification Register 1

The EDCIDR1 characteristics are:

# **Purpose**

Provides information to identify an external debug component.

For more information, see 'About the Component Identification scheme'.

# **Configuration**

When FEAT\_DoPD is implemented, EDCIDR1 is in the Core power domain. Otherwise, EDCIDR1 is in the Debug power domain.

Implementation of this register is optional.

This register is required for CoreSight compliance.

## **Attributes**

EDCIDR1 is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 | 3 2 1 0 |
|-----------------------------------------------------------------------|---------|---------|
| RES0                                                                  | CLASS   | PRMBL_1 |

#### Bits [31:8]

Reserved, res0.

## **CLASS, bits [7:4]**

Component class.

| CLASS  | Meaning              |
|--------|----------------------|
| 0b1001 | CoreSight component. |

Other values are defined by the CoreSight Architecture.

This field reads as  $0 \times 9$ .

### **PRMBL 1, bits [3:0]**

Preamble.

Reads as 0b0000.

Access to this field is **RO**.

# **Accessing EDCIDR1**

## **EDCIDR1** can be accessed through the external debug interface:

| Component | Offset | Instance |  |
|-----------|--------|----------|--|
| Debug     | 0xFF4  | EDCIDR1  |  |

This interface is accessible as follows:

- When FEAT\_DoPD is not implemented or IsCorePowered(), accesses to this register are **RO**.
- Otherwise, accesses to this register generate an error response.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.