# **EDDEVID, External Debug Device ID register 0**

The EDDEVID characteristics are:

### **Purpose**

Provides extra information for external debuggers about features of the debug implementation.

### **Configuration**

When FEAT\_DoPD is implemented, EDDEVID is in the Core power domain. Otherwise, EDDEVID is in the Debug power domain.

#### **Attributes**

EDDEVID is a 32-bit register.

### Field descriptions

| 3 | 31 30 29 28 | 27 26 25 24 | 23 22 21 2 | 20 19 18 | 17 16 15 | 14 13 | 12 11 1 | 0 9 | 8 | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|---|-------------|-------------|------------|----------|----------|-------|---------|-----|---|----|----|----|----|----|----|----|-----|
|   | RES0        | AuxRegs     |            |          | RES0     |       |         |     |   | De | bu | gР | ow | 96 | Sa | mp | ole |

#### Bits [31:28]

Reserved, res0.

### AuxRegs, bits [27:24]

Indicates support for Auxiliary registers. Defined values are:

| AuxRegs | Meaning                                                               |
|---------|-----------------------------------------------------------------------|
| 0b0000  | None supported.                                                       |
| 0b0001  | Support for External Debug Auxiliary Control Register, <u>EDACR</u> . |

All other values are reserved.

#### Bits [23:8]

Reserved, res0.

#### DebugPower, bits [7:4]

Indicates support for the FEAT DoPD feature. Defined values are:

| DebugPower | Meaning                   |
|------------|---------------------------|
| 0b0000     | FEAT_DoPD not             |
|            | implemented. Registers    |
|            | in the external debug     |
|            | interface register map    |
|            | are implemented in a mix  |
|            | of the Debug and Core     |
|            | power domains.            |
| 0b0001     | FEAT_DoPD                 |
|            | implemented. All          |
|            | registers in the external |
|            | debug interface register  |
|            | map are implemented in    |
|            | the Core power domain.    |

FEAT DoPD implements the functionality added by the value 0b0001.

All other values are reserved.

#### PCSample, bits [3:0]

Indicates the level of PC Sample-based Profiling support using external debug registers. Defined values are:

| <b>PCSample</b> | Meaning                   |  |  |  |  |
|-----------------|---------------------------|--|--|--|--|
| 0b0000          | PC Sample-based Profiling |  |  |  |  |
|                 | Extension is not          |  |  |  |  |
|                 | implemented in the        |  |  |  |  |
|                 | external debug registers  |  |  |  |  |
|                 | space.                    |  |  |  |  |
| 0b0010          | Only <u>EDPCSR</u> and    |  |  |  |  |
|                 | EDCIDSR are implemented.  |  |  |  |  |
|                 | This option is only       |  |  |  |  |
|                 | permitted if EL3 and EL2  |  |  |  |  |
|                 | are not implemented.      |  |  |  |  |
| 0b0011          | EDPCSR, EDCIDSR, and      |  |  |  |  |
|                 | EDVIDSR are implemented.  |  |  |  |  |

All other values are reserved.

When FEAT\_PCSRv8p2 is implemented, the only permitted value is 0b0000.

#### Note

FEAT\_PCSRv8p2 implements the PC Sample-based Profiling Extension in the

Performance Monitors register space, as indicated by the value of PMU.PMDEVID.PCSample.

## **Accessing EDDEVID**

#### EDDEVID can be accessed through the external debug interface:

| Component | Offset | Instance |  |  |  |
|-----------|--------|----------|--|--|--|
| Debug     | 0xFC8  | EDDEVID  |  |  |  |

This interface is accessible as follows:

- When FEAT\_DoPD is not implemented or IsCorePowered(), accesses to this register are **RO**.
- Otherwise, accesses to this register generate an error response.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.