## ERRERICR1, Error Recovery Interrupt Configuration Register 1

The ERRERICR1 characteristics are:

## **Purpose**

Error Recovery Interrupt configuration register.

## **Configuration**

This register is present only when (the Error Recovery Interrupt is implemented or the implementation does not use the recommended layout for the ERRIRQCR registers) and interrupt configuration registers are implemented. Otherwise, direct accesses to ERRERICR1 are res0.

ERRERICR1 is implemented only as part of a memory-mapped group of error records.

#### **Attributes**

ERRERICR1 is a 32-bit register.

## Field descriptions

When the Error Recovery Interrupt is implemented, the implementation uses the recommended layout for the ERRIRQCR registers and the implementation uses simple interrupts:

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RESO

#### Bits [31:0]

Reserved, res0.

When the implementation uses message-signaled interrupts, the Error Recovery Interrupt is implemented and the implementation uses the recommended layout for the ERRIRQCR registers:

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### **DATA**, bits [31:0]

Payload for the message signaled interrupt.

The reset behavior of this field is:

• On an Error recovery reset, this field resets to an architecturally unknown value.

# When the implementation does not use the recommended layout for the ERRIRQCR registers:

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

IMPLEMENTATION DEFINED

#### **IMPLEMENTATION DEFINED, bits [31:0]**

implementation defined.

## **Accessing ERRERICR1**

If the implementation does not use the recommended layout for the ERRIRQCR registers then accesses to ERRERICR1 are implementation defined.

#### ERRERICR1 can be accessed through the memory-mapped interfaces:

| Component | Offset | Instance  |
|-----------|--------|-----------|
| RAS       | 0xE98  | ERRERICR1 |

This interface is accessible as follows:

- When the implementation uses message-signaled interrupts, (an
  access is Non-secure or an access is Realm), the implementation
  uses the recommended layout for the ERRIRQCR registers and
  ERRERICR2.NSMSI configures the physical address space for
  message-signaled interrupts as Secure, accesses to this register are
  RO.
- Otherwise, accesses to this register are **RW**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.