External

Registers

# **ERRGSR, Error Group Status Register**

The ERRGSR characteristics are:

### **Purpose**

Shows the status for the records in the group.

## Configuration

ERRGSR is implemented only as part of a memory-mapped group of error records.

This manual describes a group of error records accessed via a standard 4KB memory-mapped peripheral. For a 4KB peripheral, up to 24 error records can be accessed if the Common Fault Injection Model is implemented, and up to 56 otherwise.

#### **Attributes**

ERRGSR is a 64-bit register.

## **Field descriptions**

| 6.         | 3              | 62  | 61         | 60         | 59         | 58         | 57         | 56  | 55         | 54         | 53         | 52         | 51  | 50         | 49  | 48  | 47  | 46         | 45         | 44         | 43         | 42         | 41        | 40         | 39   |
|------------|----------------|-----|------------|------------|------------|------------|------------|-----|------------|------------|------------|------------|-----|------------|-----|-----|-----|------------|------------|------------|------------|------------|-----------|------------|------|
|            |                |     |            | RE         | <b>S</b> 0 |            |            |     | <b>S55</b> | <b>S54</b> | <b>S53</b> | <b>S52</b> | S51 | S50        | S49 | S48 | S47 | <b>S46</b> | S45        | <b>S44</b> | <b>S43</b> | <b>S42</b> | S41       | <b>S40</b> | S39S |
| <b>S</b> 3 | 315            | 530 | <b>S29</b> | <b>S28</b> | <b>S27</b> | <b>S26</b> | <b>S25</b> | S24 | <b>S23</b> | <b>S22</b> | S21        | <b>S20</b> | S19 | <b>S18</b> | S17 | S16 | S15 | <b>S14</b> | <b>S13</b> | <b>S12</b> | S11        | <b>S10</b> | <b>S9</b> | <b>S8</b>  | S7   |
| 3          | $\overline{1}$ | 30  | 29         | 28         | 27         | 26         | 25         | 24  | 23         | 22         | 21         | 20         | 19  | 18         | 17  | 16  | 15  | 14         | 13         | 12         | 11         | 10         | 9         | 8          | 7    |

#### Bits [63:56]

Reserved, res0.

S<m>, bit [m], for m = 55 to 0 When error record <m> is implemented and error record <m> supports this type of reporting:

The status for error record <m>. A read-only copy of ERR<m>STATUS.V.

| S <m></m> | Meaning             |  |  |  |  |
|-----------|---------------------|--|--|--|--|
| 0b0       | No error.           |  |  |  |  |
| 0b1       | One or more errors. |  |  |  |  |

If the Common Fault Injection Model is implemented then up-to 24 records can be implemented meaning bits [55:24] are res0.

#### Otherwise:

Reserved, res0.

## **Accessing ERRGSR**

### **ERRGSR** can be accessed through the memory-mapped interfaces:

| Component | Offset | Instance |  |  |  |
|-----------|--------|----------|--|--|--|
| RAS       | 0xE00  | ERRGSR   |  |  |  |

Accesses on this interface are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u> |
|------------------|------------------|---------------------|---------------------|----------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.