# ERRIIDR, Implementation Identification Register

The ERRIIDR characteristics are:

# **Purpose**

Defines the implementer of the component.

# **Configuration**

Implementation of this register is optional.

This register is present only when RAS System Architecture v1.1 is implemented.

## **Attributes**

ERRIIDR is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 | 8 7 | 7 6  | 5  | 4   | 3  | 2 | 1 | 0 |
|-------------------------------------|-------------|-------------|---------|-----|------|----|-----|----|---|---|---|
| ProductID                           | Variant     | Revision    |         | Im  | pler | ne | nte | er |   |   |   |

## ProductID, bits [31:20]

Part number, bits [11:0]. The part number is selected by the designer of the component.

If <u>ERRPIDR0</u> and <u>ERRPIDR1</u> are implemented, <u>ERRPIDR0</u>.PART\_0 matches bits [7:0] of ERRIIDR.ProductID and <u>ERRPIDR1</u>.PART\_1 matches bits [11:8] of ERRIIDR.ProductID.

## Variant, bits [19:16]

Component major revision.

This field distinguishes product variants or major revisions of the product.

If <u>ERRPIDR2</u> is implemented, <u>ERRPIDR2</u>.REVISION matches ERRIIDR.Variant.

#### Revision, bits [15:12]

Component minor revision.

This field distinguishes minor revisions of the product.

If <u>ERRPIDR3</u> is implemented, <u>ERRPIDR3</u>.REVAND matches ERRIIDR.Revision.

### Implementer, bits [11:0]

Contains the JEP106 code of the company that implemented the RAS component. For an Arm implementation, this field has the value 0x43B.

Bits [11:8] contain the JEP106 continuation code of the implementer, and bits [6:0] contain the JEP106 identity code of the implementer. Bit 7 is res0.

If <u>ERRPIDR4</u> is implemented, <u>ERRPIDR2</u> is implemented, and <u>ERRPIDR1</u> is implemented, <u>ERRPIDR4</u>.DES\_2 matches bits [11:8] of ERRIIDR.Implementer, <u>ERRPIDR2</u>.DES\_1 matches bits [6:4] of ERRIIDR.Implementer, and <u>ERRPIDR1</u>.DES\_0 matches bits [3:0] of ERRIIDR.Implementer.

# **Accessing ERRIIDR**

#### **ERRIIDR** can be accessed through the memory-mapped interfaces:

| Component | Offset |  |  |  |  |  |
|-----------|--------|--|--|--|--|--|
| RAS       | 0xE10  |  |  |  |  |  |

Accesses on this interface are **RO**.

AArch32 AArch64 AArch32 AArch64 Index by External Registers Registers Instructions Instructions Encoding Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.