# GICC\_AHPPIR, CPU Interface Aliased Highest Priority Pending Interrupt Register

The GICC AHPPIR characteristics are:

## **Purpose**

If the highest priority pending interrupt is in Group 1, this register provides the INTID of the highest priority pending interrupt on the CPU interface.

## **Configuration**

This register is present only when FEAT\_GICv3\_LEGACY is implemented. Otherwise, direct accesses to GICC AHPPIR are res0.

If <u>GICD\_CTLR</u>.DS==0, this register is an alias of the Non-secure view of <u>GICC\_HPPIR</u>. A Secure access to this register is identical to a Non-secure access to <u>GICC\_HPPIR</u>.

## **Attributes**

GICC AHPPIR is a 32-bit register.

## Field descriptions

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |   |
|-------------------------|---------------------------------------------------------------|---|
| RES0                    | INTID                                                         | 1 |

#### Bits [31:24]

Reserved, res0.

#### INTID, bits [23:0]

The INTID of the signaled interrupt.

#### **Note**

INTIDs 1020-1023 are reserved and convey additional information such as spurious interrupts.

When affinity routing is not enabled:

- Bits [23:13] are res0.
- For SGIs, bits [12:10] identify the CPU interface corresponding to the source PE. For all other interrupts these bits are res0.

## **Accessing GICC AHPPIR**

This register is used only when System register access is not enabled. When System register access is enabled:

- For AArch32 implementations, <a href="ICC\_HPPIR1">ICC\_HPPIR1</a> provides equivalent functionality.
- For AArch64 implementations, <a href="ICC\_HPPIR1\_EL1">ICC\_HPPIR1\_EL1</a> provides equivalent functionality.

If the highest priority pending interrupt is in Group 0, a read of this register returns the special INTID 1023.

Interrupt identifiers corresponding to an interrupt group that is not enabled are ignored.

If the highest priority pending interrupt is a direct interrupt that is both individually enabled in the Distributor and part of an interrupt group that is enabled in the Distributor, and the interrupt group is disabled in the CPU interface for this PE, this register returns the special INTID 1023.

For more information about pending interrupts that are not considered when determining the highest priority pending interrupt, see 'Preemption' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

When affinity routing is enabled for a Security state, it is a programming error to use memory-mapped registers to access the GIC.

### GICC\_AHPPIR can be accessed through the memory-mapped interfaces:

| Component            | Offset | Instance    |
|----------------------|--------|-------------|
| GIC CPU<br>interface | 0x0028 | GICC_AHPPIR |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RO**.
- When an access is Secure, accesses to this register are **RO**.
- When an access is Non-secure, accesses to this register are **RO**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.