AArch64
Instructions

Index by Encoding

External Registers

# GICC\_NSAPR<n>, CPU Interface Non-secure Active Priorities Registers, n = 0 - 3

The GICC NSAPR<n> characteristics are:

#### **Purpose**

Provides information about Group 1 interrupt active priorities.

#### **Configuration**

This register is present only when FEAT\_GICv3\_LEGACY is implemented. Otherwise, direct accesses to GICC\_NSAPR<n> are res0.

The contents of these registers are implementation defined with the one architectural requirement that the value  $0 \times 00000000$  is consistent with no interrupts being active.

When <u>GICD\_CTLR</u>.DS==0, these registers are RAZ/WI to Non-secure accesses.

GICC\_NSAPR1 is only implemented in implementations that support 6 or more bits of priority. GICC\_NSAPR2 and GICC\_NSAPR3 are only implemented in implementations that support 7 bits of priority.

#### **Attributes**

GICC\_NSAPR<n> is a 32-bit register.

## **Field descriptions**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 IMPLEMENTATION DEFINED

#### **IMPLEMENTATION DEFINED, bits [31:0]**

implementation defined.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

### Accessing GICC\_NSAPR<n>

## GICC\_NSAPR<n> can be accessed through the memory-mapped interfaces:

| Component            | Offset           | Instance           |  |
|----------------------|------------------|--------------------|--|
| GIC CPU<br>interface | 0x00E0 + (4 * n) | GICC_NSAPR <n></n> |  |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RW**.
- When an access is Secure, accesses to this register are **RW**.
- When an access is Non-secure, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.