# GICC\_STATUSR, CPU Interface Status Register

The GICC STATUSR characteristics are:

# **Purpose**

Provides software with a mechanism to detect:

- Accesses to reserved locations.
- Writes to read-only locations.
- Reads of write-only locations.

# **Configuration**

This register is present only when FEAT\_GICv3\_LEGACY is implemented. Otherwise, direct accesses to GICC\_STATUSR are res0.

If the GIC implementation supports two Security states this register is Banked to provide Secure and Non-secure copies.

This register is used only when System register access is not enabled. If System register access is enabled, this register is not updated. Equivalent functionality might be provided by appropriate traps and exceptions.

### **Attributes**

GICC\_STATUSR is a 32-bit register.

# Field descriptions

3130292827262524232221201918171615141312111098765 4 3 2 1 0 RESO ASVWRODRWODWRDRRD

#### Bits [31:5]

Reserved, res0.

#### **ASV, bit [4]**

Attempted security violation.

| ASV | Meaning                                                     |
|-----|-------------------------------------------------------------|
| 0b0 | Normal operation.                                           |
| 0b1 | A Non-secure access to a Secure register has been detected. |

#### Note

This bit is not set to 1 for registers where any of the fields are Non-secure.

#### WROD, bit [3]

Write to an RO location.

| WROD | Meaning                                      |
|------|----------------------------------------------|
| 0b0  | Normal operation.                            |
| 0b1  | A write to an RO location has been detected. |

When a violation is detected, software must write 1 to this register to reset it.

### RWOD, bit [2]

Read of a WO location.

| RWOD | Meaning                                    |
|------|--------------------------------------------|
| 0b0  | Normal operation.                          |
| 0b1  | A read of a WO location has been detected. |

When a violation is detected, software must write 1 to this register to reset it.

### WRD, bit [1]

Write to a reserved location.

| WRD | Meaning                                           |
|-----|---------------------------------------------------|
| 0b0 | Normal operation.                                 |
| 0b1 | A write to a reserved location has been detected. |

When a violation is detected, software must write 1 to this register to reset it.

#### RRD, bit [0]

Read of a reserved location.

| RRD | Meaning                                          |
|-----|--------------------------------------------------|
| 0b0 | Normal operation.                                |
| 0b1 | A read of a reserved location has been detected. |

When a violation is detected, software must write 1 to this register to reset it.

# Accessing GICC\_STATUSR

This is an optional register. If the register is not implemented, the location is RAZ/WI.

If this register is implemented, <u>GICV\_STATUSR</u> must also be implemented.

#### GICC STATUSR can be accessed through the memory-mapped interfaces:

| Component            | Offset | Instance         |
|----------------------|--------|------------------|
| GIC CPU<br>interface | 0x002C | GICC_STATUSR (S) |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RW**.
- When an access is Secure, accesses to this register are **RW**.

| Component            | Offset | Instance             |
|----------------------|--------|----------------------|
| GIC CPU<br>interface | 0x002C | GICC_STATUSR<br>(NS) |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RW**.
- When an access is Non-secure, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.