# GICD\_ICPENDR<n>, Interrupt Clear-Pending Registers, n = 0 - 31

The GICD ICPENDR<n> characteristics are:

#### **Purpose**

Removes the pending state from the corresponding interrupt.

#### **Configuration**

These registers are available in all GIC configurations. If GICD CTLR.DS==0, these registers are Common.

The number of implemented <u>GICD\_ICPENDR<n></u> registers is (<u>GICD\_TYPER</u>.ITLinesNumber+1). Registers are numbered from 0.

GICD\_ICPENDR0 is Banked for each connected PE with GICR TYPER.Processor Number < 8.

Accessing GICD\_ICPENDR0 from a PE with <a href="mailto:GICR\_TYPER">GICR\_TYPER</a>. Processor\_Number > 7 is constrained unpredictable:

- Register is RAZ/WI.
- An unknown banked copy of the register is accessed.

#### **Attributes**

GICD ICPENDR<n> is a 32-bit register.

#### Field descriptions

31 30 29 28 27

Clear pending bit31 Clear pending bit30 Clear pending bit29 Clear pending bit28 Clear pending bi

#### Clear\_pending\_bit<x>, bit [x], for x = 31 to 0

For SPIs and PPIs, removes the pending state from interrupt number 32n + x. Reads and writes have the following behavior:

| Clear_pending_bit <x></x> | Meaning                                                                      |
|---------------------------|------------------------------------------------------------------------------|
| 0b0                       | If read, indicates that the                                                  |
|                           | corresponding interrupt is not pending on any PE. If written, has no effect. |

If read, indicates that the corresponding interrupt is pending, or active and pending. If written, changes the state of the corresponding interrupt from pending to inactive, or from active and pending to active. This has no effect in the following cases:

- If the interrupt is an SGI. In this case, the write is ignored. The pending state of an SGI can be cleared using GICD CPENDSGIR<n>.
- If the interrupt is not pending and is not active and pending.
- If the interrupt is a level-sensitive interrupt that is pending or active and pending for a reason other than a write to
   <u>GICD\_ISPENDR<n></u>. In this case, if the interrupt signal continues to be asserted, the interrupt remains pending or active and pending.

The reset behavior of this field is:

• On a GIC reset, this field resets to 0.

For INTID m, when DIV and MOD are the integer division and modulo operations:

- The corresponding GICD\_ICPENDR<n> number, n, is given by n = m DIV 32.
- The offset of the required GICD ICPENDR is (0x200 + (4\*n)).
- The bit number of the required group modifier bit in this register is m MOD 32.

### Accessing GICD\_ICPENDR<n>

Clear-pending bits for SGIs are RO/WI.

When affinity routing is enabled for the Security state of an interrupt:

• Bits corresponding to SGIs and PPIs are RAZ/WI, and equivalent functionality for SGIs and PPIs is provided by <u>GICR ICPENDRO</u>.

• Bits corresponding to Group 0 and Group 1 Secure interrupts can only be cleared by Secure accesses.

Bits corresponding to unimplemented interrupts are RAZ/WI.

If <u>GICD\_CTLR</u>.DS==0, unless the <u>GICD\_NSACR<n></u> registers permit Non-secure software to control Group 0 and Secure Group 1 interrupts, any bits that correspond to Group 0 or Secure Group 1 interrupts are accessible only by Secure accesses and are RAZ/WI to Non-secure accesses.

## GICD\_ICPENDR<n> can be accessed through the memory-mapped interfaces:

| Component          | Frame     | Offset           | Instance             |
|--------------------|-----------|------------------|----------------------|
| GIC<br>Distributor | Dist_base | 0x0280<br>+ (4 * | GICD_ICPENDR <n></n> |
|                    |           | n)               |                      |

Accesses on this interface are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.