# GICD\_IGROUPR<n>E, Interrupt Group Registers (extended SPI range), n = 0 - 31

The GICD IGROUPR<n>E characteristics are:

#### **Purpose**

Controls whether the corresponding SPI in the extended SPI range is in Group 0 or Group 1.

## **Configuration**

This register is present only when FEAT\_GICv3p1 is implemented. Otherwise, direct accesses to GICD\_IGROUPR<n>E are res0.

When <u>GICD TYPER</u>.ESPI==0, these registers are res0.

When GICD TYPER.ESPI==1:

- The number of implemented GICD\_IGROUPR<n>E registers is (GICD\_TYPER.ESPI range+1). Registers are numbered from 0.
- When <u>GICD\_CTLR</u>.DS==0, this register is Secure.

## **Attributes**

GICD\_IGROUPR<n>E is a 32-bit register.

## Field descriptions

31 30 29 28 27
Group status bit31Group status bit30Group status bit29Group status bit28Group status bit27Gr

Group status bit<x>, bit [x], for x = 31 to 0

Group status bit.

| Group_status_bit <x></x> | Meaning                              |
|--------------------------|--------------------------------------|
| 0b0                      | When                                 |
|                          | $\underline{GICD\_CTLR}$ .DS==1, the |
|                          | corresponding interrupt is           |
|                          | Group 0.                             |
|                          | When                                 |
|                          | $\underline{GICD\_CTLR}$ .DS==0, the |
|                          | corresponding interrupt is           |
|                          | Secure.                              |
|                          |                                      |

| 0b1 | When                                 |
|-----|--------------------------------------|
|     | $\underline{GICD\ CTLR}.DS==1$ , the |
|     | corresponding interrupt is           |
|     | Group 1.                             |
|     | When                                 |
|     | $\underline{GICD\ CTLR}.DS==0$ , the |
|     | corresponding interrupt is           |
|     | Non-secure Group 1.                  |

If affinity routing is enabled for the Security state of an interrupt, the bit that corresponds to the interrupt is concatenated with the equivalent bit in <a href="GICD\_IGRPMODR<n>E">GICD\_IGRPMODR<n>E</a> to form a 2-bit field that defines an interrupt group. The encoding of this field is described in <a href="GICD\_IGRPMODR<n>E">GICD\_IGRPMODR<n>E</a>.

If affinity routing is disabled for the Security state of an interrupt, the bit is res0:

The reset behavior of this field is:

• On a GIC reset, this field resets to 0.

For INTID m, when DIV and MOD are the integer division and modulo operations:

- The corresponding GICD\_IGROUPR<n>E number, n, is given by n = (m-4096) DIV 32.
- The offset of the required GICD\_IGROUPR<n>E is (0x1000 + (4\*n)).
- The bit number of the required group modifier bit in this register is (m-4096) MOD 32.

#### Accessing GICD IGROUPR<n>E

When affinity routing is not enabled for the Security state of an interrupt in GICD IGROUPR<n>E, the corresponding bit is res0.

When <u>GICD\_CTLR</u>.DS==0, bits corresponding to Secure SPIs are RAZ/WI to Non-secure accesses.

Bits corresponding to unimplemented interrupts are RAZ/WI.

# GICD\_IGROUPR<n>E can be accessed through the memory-mapped interfaces:

| Component          | Frame     | Offset                 | Instance              |
|--------------------|-----------|------------------------|-----------------------|
| GIC<br>Distributor | Dist_base | 0x1000<br>+ (4 *<br>n) | GICD_IGROUPR <n>E</n> |

Accesses on this interface are **RW**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.