## GICD\_INMIR<n>, Non-maskable Interrupt Registers, x = 0 to 31, n = 0 - 31

The GICD INMIR<n> characteristics are:

### **Purpose**

Holds whether the corresponding SPI has the non-maskable property.

## **Configuration**

This register is present only when FEAT\_GICv3\_NMI is implemented. Otherwise, direct accesses to GICD\_INMIR<n> are res0.

When GICR TYPER.NMI is 0, this register is res0.

The number of implemented GICD\_INMIR<n> registers is (GICD\_TYPER.ITLinesNumber+1). Registers are numbered from 0.

#### **Attributes**

GICD\_INMIR<n> is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 NMI31NMI30NMI29NMI28NMI27NMI26NMI25NMI24NMI23NMI22NMI21NMI20NMI19NMI18NMI17NN

#### NMI < x >, bit [x], for x = 31 to 0

Non-maskable property.

| NMI <x></x> | Meaning                     |
|-------------|-----------------------------|
| 0b0         | Interrupt does not have the |
|             | non-maskable property.      |
| 0b1         | Interrupt has the non-      |
|             | maskable property.          |

This bit is res0 when the corresponding interrupt is configured as Group 0.

The reset behavior of this field is:

• On a GIC reset, this field resets to 0.

For INTID m, when DIV and MOD are the integer division and modulo operations:

- The corresponding GICD\_INMI<n> number, n, is given by n = (m DIV 32).
- The offset of the required GICD INMI is (0xF80 + (4\*n)).
- The bit number of the required in this register is (m MOD 32).

### Accessing GICD\_INMIR<n>

For SGIs and PPIs:

- The field for that interrupt is res0 and an implementation is permitted to make the field RAZ/WI in this case.
- Equivalent functionality is provided by GICR INMIRO.

When affinity routing is not enabled for the Security state of an interrupt in GICD IGROUPR<n>E, the corresponding bit is res0.

Bits corresponding to unimplemented interrupts are RAZ/WI.

When <u>GICD\_CTLR</u>.DS==0, bits corresponding to Group 0 and Secure Group 1 interrupts are RAZ/WI to Non-secure accesses.

#### **Note**

Implementations must ensure that an interrupt that is pending at the time of the write uses either the old value or the new value and must ensure that the interrupt is neither lost nor handled more than one time. The effect of the change must be visible in finite time.

# GICD\_INMIR<n> can be accessed through the memory-mapped interfaces:

| Component          | Frame     | Offset              | Instance   |         |
|--------------------|-----------|---------------------|------------|---------|
| GIC<br>Distributor | Dist_base | 0x0F80 +<br>(4 * n) | GICD_INMIR | <n></n> |

Accesses on this interface are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

|   | 28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d9                                                  |     |
|---|------------------------------------------------------------------------------------------------------------|-----|
| С | opyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. Th<br>document is Non-Confidentia | is  |
|   |                                                                                                            | 11. |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |