# GICD\_INMIR<n>E, Non-maskable Interrupt Registers for Extended SPIs, x = 0 to 31, n = 0

The GICD\_INMIR<n>E characteristics are:

## **Purpose**

Holds whether the corresponding SPI in the extended SPI range has the non-maskable property.

## **Configuration**

This register is present only when FEAT\_GICv3p1 is implemented and FEAT\_GICv3\_NMI is implemented. Otherwise, direct accesses to GICD\_INMIR<n>E are res0.

When <u>GICD\_TYPER</u>.ESPI is 0 or <u>GICD\_TYPER</u>.NMI is 0, these registers are res0.

When <u>GICD\_TYPER</u>.ESPI is 1: the number of implemented GICD\_INMIR<n>E registers is (<u>GICD\_TYPER</u>.ESPI\_range+1). Registers are numbered from 0.

#### **Attributes**

GICD INMIR<n>E is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 NMI31NMI30NMI29NMI28NMI27NMI26NMI25NMI24NMI23NMI22NMI21NMI20NMI19NMI18NMI17NN

#### NMI < x >, bit [x], for x = 31 to 0

Non-maskable property.

| NMI <x></x> | Meaning                                            |
|-------------|----------------------------------------------------|
| 0d0         | Interrupt does not have the non-maskable property. |
| 0b1         | Interrupt has the non-<br>maskable property.       |

If affinity routing is disabled for the Security state of an interrupt, the bit is res0.

This bit is res0 when the corresponding interrupt is configured as Group 0.

The reset behavior of this field is:

• On a GIC reset, this field resets to 0.

For INTID m, when DIV and MOD are the integer division and modulo operations:

- The corresponding GICD\_INMIR<n>E number, n, is given by n = ((m-4096) DIV 32).
- The offset of the required GICD INMIR<n>E is (0x3B00 + (4\*n)).
- The bit number in this register is ((m-4096) MOD 32).

## Accessing GICD\_INMIR<n>E

When affinity routing is not enabled for the Security state of an interrupt in GICD IGROUPR<n>E, the corresponding bit is res0.

Bits corresponding to unimplemented interrupts are RAZ/WI.

When <u>GICD\_CTLR</u>.DS==0, bits corresponding to Group 0 and Secure Group 1 interrupts are RAZ/WI to Non-secure accesses.

#### Note

Implementations must ensure that an interrupt that is pending at the time of the write uses either the old value or the new value and must ensure that the interrupt is neither lost nor handled more than one time. The effect of the change must be visible in finite time.

## GICD\_INMIR<n>E can be accessed through the memory-mapped interfaces:

| Component          | Frame     | Offset           | Instance   |          |
|--------------------|-----------|------------------|------------|----------|
| GIC<br>Distributor | Dist_base | 0x3B00 + (4 * n) | GICD_INMIR | <n>E</n> |

Accesses on this interface are **RW**.

|   | 28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d9                                                  |     |
|---|------------------------------------------------------------------------------------------------------------|-----|
| С | opyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. Th<br>document is Non-Confidentia | is  |
|   | document is ivon-confidentic                                                                               | 11. |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |
|   |                                                                                                            |     |