# GICD\_ISENABLER<n>, Interrupt Set-Enable Registers, n = 0 - 31

The GICD ISENABLER<n> characteristics are:

#### **Purpose**

Enables forwarding of the corresponding interrupt to the CPU interfaces.

#### **Configuration**

These registers are available in all GIC configurations. If GICD CTLR.DS==0, these registers are Common.

The number of implemented GICD\_ISENABLER<n> registers is (GICD\_TYPER.ITLinesNumber+1). Registers are numbered from 0.

GICD\_ISENABLER0 is Banked for each connected PE with GICR\_TYPER.Processor\_Number < 8.

Accessing GICD\_ISENABLER0 from a PE with GICR TYPER.Processor Number > 7 is constrained unpredictable:

- Register is RAZ/WI.
- An unknown banked copy of the register is accessed.

#### **Attributes**

GICD ISENABLER<n> is a 32-bit register.

#### Field descriptions

31 30 29 28 27 26

Set enable bit31|Set enable bit30|Set enable bit29|Set enable bit28|Set enable bit27|Set enable bit29

### Set\_enable\_bit<x>, bit [x], for x = 31 to 0

For SPIs and PPIs, controls the forwarding of interrupt number 32n + x to the CPU interfaces. Reads and writes have the following behavior:

| 0d0 | If read, indicates that forwarding of the corresponding interrupt is disabled. If written, has no effect.                                                                                                             |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b1 | If read, indicates that forwarding of the corresponding interrupt is enabled. If written, enables forwarding of the corresponding interrupt. After a write of 1 to this bit, a subsequent read of this bit returns 1. |

For SGIs, the behavior of this bit is implementation defined.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

For INTID m, when DIV and MOD are the integer division and modulo operations:

- The corresponding GICD\_ISENABLER<n> number, n, is given by n = m DIV 32.
- The offset of the required GICD ISENABLER is  $(0 \times 100 + (4 \times n))$ .
- The bit number of the required group modifier bit in this register is m MOD 32.

At start-up, and after a reset, a PE can use this register to discover which peripheral INTIDs the GIC supports. If <a href="GICD\_CTLR">GICD\_CTLR</a>.DS==0 in a system that supports EL3, the PE must do this for the Secure view of the available interrupts, and Non-secure software running on the PE must do this discovery after the Secure software has configured interrupts as Group 0/Secure Group 1 and Non-secure Group 1.

#### Accessing GICD\_ISENABLER<n>

For SGIs and PPIs:

• When ARE is 1 for the Security state of an interrupt, the field for that interrupt is res0 and an implementation is permitted to make the field RAZ/WI in this case.

• Equivalent functionality is provided by GICR ISENABLERO.

Bits corresponding to unimplemented interrupts are RAZ/WI.

When <u>GICD\_CTLR</u>.DS==0, bits corresponding to Group 0 or Secure Group 1 interrupts are RAZ/WI to Non-secure accesses.

It is implementation defined whether implemented SGIs are permanently enabled, or can be enabled and disabled by writes to GICD ISENABLER<n> and GICD ICENABLER<n> where n=0.

For SPIs and PPIs, each bit controls the forwarding of the corresponding interrupt from the Distributor to the CPU interfaces.

## GICD\_ISENABLER<n> can be accessed through the memory-mapped interfaces:

| Component          | Frame     | Offset                 | Instance               |
|--------------------|-----------|------------------------|------------------------|
| GIC<br>Distributor | Dist_base | 0x0100<br>+ (4 *<br>n) | GICD_ISENABLER <n></n> |

Accesses on this interface are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | External         |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.