External

Registers

# GICD\_NSACR<n>, Non-secure Access Control Registers, n = 0 - 63

The GICD NSACR<n> characteristics are:

## **Purpose**

Enables Secure software to permit Non-secure software on a particular PE to create and control Group 0 interrupts.

# **Configuration**

The concept of selective enabling of Non-secure access to Group 0 and Secure Group 1 interrupts applies to SGIs and SPIs.

GICD\_NSACR0 is a Banked register used for SGIs. A copy is provided for every PE that has a CPU interface and that supports this feature.

#### **Attributes**

GICD\_NSACR<n> is a 32-bit register.

# Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

NS a NSe satuse satus satus

#### NS\_access<x>, bits [2x+1:2x], for x = 15 to 0

Controls Non-secure access of the interrupt with ID 16n + x.

If the corresponding interrupt does not support configurable Non-secure access, the field is RAZ/WI.

Otherwise, the field is RW and determines the level of Non-secure control permitted if the interrupt is a Secure interrupt. If the interrupt is a Non-secure interrupt, this field is ignored.

The possible values of each 2-bit field are:

| NS_access <x></x> | Meaning                                                                                  |
|-------------------|------------------------------------------------------------------------------------------|
| 0000              | No Non-secure access is permitted to fields associated with the corresponding interrupt. |

0b01

Non-secure read and write access is permitted to set-pending bits in GICD ISPENDR<n> associated with the corresponding interrupt. A Non-secure write access to GICD SETSPI NSR is permitted to set the pending state of the corresponding interrupt. A Non-secure write access to GICD SGIR is permitted to generate a Secure SGI for the corresponding interrupt. An implementation might also provide read access to clear-pending bits in GICD ICPENDR<n> associated with the corresponding interrupt. As 0b01, but adds Nonsecure read and write access permission to fields associated with the corresponding interrupt in the GICD ICPENDR<n> registers. A Non-secure write access to

0b10

write access to <a href="GICD\_CLRSPI\_NSR">GICD\_CLRSPI\_NSR</a> is permitted to clear the pending state of the corresponding interrupt. Also adds Non-secure read access permission to fields associated with the corresponding interrupt in the <a href="GICD\_ISACTIVER<">GICD\_ISACTIVER<<<a href="SACTIVER<">SACTIVER<<<a href="Mailto:No.1001">NO.1001</a> and <a href="GICD\_ICACTIVER<<a href="GICD\_ICACTIVER<">GICD\_ICACTIVER<<a href="GICD\_ICACTIVER<">NO.1001</a> and <a href="GICD\_ICACTIVER<<a href="GICD\_ICACTIVER<">GICD\_ICACTIVER<<a href="Mailto:No.1001">NO.1001</a> and <a href="Mailto:No.1001">GICD\_ICACTIVER<<a href="Mailto:No.1001">NO.1001</a> and <a href="Mailto:No.1001">GICD\_ICACTIVER<<a href="Mailto:No.1001">NO.1001</a> and <a href="Mailto:No.1001">Mailto:No.1001</a> and <a href="Mailto:No.10

registers.

For GICD\_NSACR0 this encoding is reserved and treated as 10.
For all other GICD\_NSACR<n> registers this encoding is treated as 0b10, but adds Non-secure read and write access permission to GICD\_ITARGETSR<n> and GICD\_IROUTER<n> fields associated with the

The reset behavior of this field is:

• On a GIC reset, this field resets to 0.

For interrupt ID m, when DIV and MOD are the integer division and modulo operations:

• The corresponding GICD\_NSACR<n> number, n, is given by n = m DIV 16.

corresponding interrupt.

• The offset of the required GICD\_NSACR<n> register is (0xE00 + (4\*n)).

#### **Note**

Because each field in this register comprises two bits, GICD\_NSACR0 controls access rights to SGI registers, GICD\_NSACR1 controls access to PPI registers (and is always RAZ/WI), and all other GICD\_NSACR<n> registers control access to SPI registers.

For compatibility with GICv2, writes to GICD\_NSACR0 for a particular PE must be coordinated within the Distributor and must update GICR\_NSACR for the Redistributor associated with that PE.

## Accessing GICD\_NSACR<n>

These registers are always used when affinity routing is not enabled. When affinity routing is enabled for the Secure state, GICD\_NSACR0 is res0 and <u>GICR\_NSACR</u> provides equivalent functionality for SGIs.

These registers do not support PPIs, therefore GICD\_NSACR1 is RAZ/WI.

# GICD\_NSACR<n> can be accessed through the memory-mapped interfaces:

| Component   | Frame     | Offset   | Instance   |           |
|-------------|-----------|----------|------------|-----------|
| GIC         | Dist_base | 0x0E00 + | GICD_NSACI | R <n></n> |
| Distributor |           | (4 * n)  |            |           |

This interface is accessible as follows:

- When GICD CTLR.DS == 1, accesses to this register are **RAZ/WI**.
- When GICD\_CTLR.DS == 0 and an access is Secure, accesses to this register are **RW**.
- When GICD\_CTLR.DS == 0 and an access is Non-secure, accesses to this register are **RAZ/WI**.
- When GICD\_CTLR.DS == 0, FEAT\_RME is implemented and an access is Root, accesses to this register are **RW**.
- When GICD\_CTLR.DS == 0, FEAT\_RME is implemented and an access is Realm, accesses to this register are **RAZ/WI**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.