# GICD\_TYPER2, Interrupt Controller Type Register 2

The GICD TYPER2 characteristics are:

## **Purpose**

Provides information about which features the GIC implementation supports.

## **Configuration**

This register is present only when FEAT\_GICv4p1 is implemented. Otherwise, direct accesses to GICD TYPER2 are res0.

When  $\underline{GICD} \ CTLR.DS == 0$ , this register is Common.

### **Attributes**

GICD\_TYPER2 is a 32-bit register.

## Field descriptions

| 313029282726252423222120191817161514131211109 | 8         | 7 6 5  | 3 4 3 2 1 0 |
|-----------------------------------------------|-----------|--------|-------------|
| RES0                                          | nASSGIcap | VILRES | 0 VID       |

### Bits [31:9]

Reserved, res0.

#### nASSGIcap, bit [8]

Indicates whether SGIs can be configured to not have an active state.

| nASSGIcap | Meaning                    |  |
|-----------|----------------------------|--|
| 0b0       | SGIs have an active state. |  |
| 0b1       | SGIs can be globally       |  |
|           | configured not to have an  |  |
|           | active state.              |  |

This bit is res0 on implementations that support two Security states.

#### **VIL, bit [7]**

Indicates whether 16 bits of vPEID are implemented.

| VIL | Meaning                                         |
|-----|-------------------------------------------------|
| 0b0 | GIC supports 16-bit vPEID.                      |
| 0b1 | GIC supports GICD_TYPER2.VID + 1 bits of vPEID. |

#### Bits [6:5]

Reserved, res0.

#### VID, bits [4:0]

When GICD\_TYPER2.VIL == 1, the number of bits is equal to the bits of vPEID minus one.

When GICD TYPER2.VIL == 0, this field is res0.

## **Accessing GICD\_TYPER2**

### GICD TYPER2 can be accessed through the memory-mapped interfaces:

| Component          | Frame     | Offset | Instance    |
|--------------------|-----------|--------|-------------|
| GIC<br>Distributor | Dist_base | 0x000C | GICD_TYPER2 |

Accesses on this interface are **RO**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.