# **GICH\_VTR, Virtual Type Register**

The GICH VTR characteristics are:

## **Purpose**

Indicates the number of implemented virtual priority bits and List registers.

# **Configuration**

This register is present only when FEAT\_GICv3\_LEGACY is implemented and EL2 is implemented. Otherwise, direct accesses to GICH\_VTR are res0.

This register is available when the GIC implementation supports interrupt virtualization.

#### **Attributes**

GICH\_VTR is a 32-bit register.

# **Field descriptions**

| 31 30 29 28 27 26 25 24 23 | 22 21                 | 20 19 18 17 16 15 14 13 12 11 10 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1  | 0 |
|----------------------------|-----------------------|------------------------------------|---|---|---|---|---|-----|-----|----|---|
| PRIbits PREbits IDbits 5   | SEIS <mark>A3V</mark> | RES0                               |   |   |   |   | L | ist | :Re | gs |   |

#### **PRIbits, bits [31:29]**

The number of virtual priority bits implemented, minus one.

An implementation must implement at least 32 levels of virtual priority (5 priority bits).

#### PREbits, bits [28:26]

The number of virtual preemption bits implemented, minus one.

An implementation must implement at least 32 levels of virtual preemption priority (5 preemption bits).

The value of this field must be less than or equal to the value of GICH VTR.PRIbits.

## IDbits, bits [25:23]

The number of virtual interrupt identifier bits supported:

| <b>IDbits</b> | Meaning  |
|---------------|----------|
| 0b000         | 16 bits. |
| 0b001         | 24 bits. |

All other values are reserved.

### **SEIS, bit [22]**

SEI support. Indicates whether the virtual CPU interface supports generation of SEIs:

| SEIS | Meaning                                                      |
|------|--------------------------------------------------------------|
| 0b0  | The virtual CPU interface logic                              |
|      | does not support generation of SEIs.                         |
| 0b1  | The virtual CPU interface logic supports generation of SEIs. |

## A3V, bit [21]

Affinity 3 valid. Possible values are:

| A3V | Meaning                              |
|-----|--------------------------------------|
| 0d0 | The virtual CPU interface logic      |
|     | only supports zero values of the     |
|     | Aff3 field in <u>ICC_SGI0R_EL1</u> , |
|     | <u>ICC_SGI1R_EL1</u> , and           |
|     | ICC_ASGI1R_EL1.                      |
| 0b1 | The virtual CPU interface logic      |
|     | supports nonzero values of the Aff3  |
|     | field in <u>ICC_SGIOR_EL1</u> ,      |
|     | ICC_SGI1R_EL1, and                   |
|     | ICC ASGI1R EL1.                      |

#### Bits [20:5]

Reserved, res0.

## ListRegs, bits [4:0]

The number of implemented List registers, minus one.

# **Accessing GICH\_VTR**

This register is used only when System register access is not enabled. When System register access is enabled:

- For AArch32 implementations, <u>ICH\_VTR</u> provides equivalent functionality.
- For AArch64 implementations, <u>ICH\_VTR\_EL2</u> provides equivalent functionality.

### GICH\_VTR can be accessed through the memory-mapped interfaces:

| Component                     | Offset | Instance |
|-------------------------------|--------|----------|
| GIC Virtual interface control | 0x0004 | GICH_VTR |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RO**.
- When an access is Secure, accesses to this register are **RO**.
- When an access is Non-secure, accesses to this register are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.