AArch64
Instructions

Index by Encoding

External Registers

## GICR\_IPRIORITYR<n>E, Interrupt Priority Registers (extended PPI range), n = 8 - 23

The GICR IPRIORITYR<n>E characteristics are:

### **Purpose**

Holds the priority of the corresponding interrupt for each extended PPI supported by the GIC.

## **Configuration**

This register is present only when FEAT\_GICv3p1 is implemented. Otherwise, direct accesses to GICR\_IPRIORITYR<n>E are res0.

A copy of this register is provided for each Redistributor.

#### **Attributes**

GICR IPRIORITYR<n>E is a 32-bit register.

## Field descriptions

#### Priority\_offset\_3B, bits [31:24]

Interrupt priority value from an implementation defined range, at byte offset 3. Lower priority values correspond to greater priority of the interrupt.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### Priority\_offset\_2B, bits [23:16]

Interrupt priority value from an implementation defined range, at byte offset 2. Lower priority values correspond to greater priority of the interrupt. The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### Priority\_offset\_1B, bits [15:8]

Interrupt priority value from an implementation defined range, at byte offset 1. Lower priority values correspond to greater priority of the interrupt.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### Priority\_offset\_0B, bits [7:0]

Interrupt priority value from an implementation defined range, at byte offset 0. Lower priority values correspond to greater priority of the interrupt.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

For interrupt ID m, when DIV and MOD are the integer division and modulo operations:

- The corresponding GICR\_IPRIORITYR<n> number, n, is given by n = (m-1024) DIV 4.
- The offset of the required GICR\_IPRIORITYR<n>E register is (0x400 + (4\*n)).
- The byte offset of the required Priority field in this register is m MOD 4, where:
  - Byte offset 0 refers to register bits [7:0].
  - Byte offset 1 refers to register bits [15:8].
  - Byte offset 2 refers to register bits [23:16].
  - Byte offset 3 refers to register bits [31:24].

## Accessing GICR\_IPRIORITYR<n>E

When affinity routing is not enabled for the Security state of an interrupt in GICR ISACTIVER<n>E, the corresponding bit is res0.

When  $\underline{GICD} CTLR.DS == 0$ :

- A field that corresponds to a Group 0 or Secure Group 1 interrupt is RAZ/WI to Non-secure accesses.
- A Non-secure access to a field that corresponds to a Non-secure Group 1 interrupt behaves as described in Software accesses of interrupt priority.

Bits corresponding to unimplemented interrupts are RAZ/WI.

#### Note

Implementations must ensure that an interrupt that is pending at the time of the write uses either the old value or the new value and must ensure that the interrupt is neither lost nor handled more than once. The effect of the change must be visible in finite time.

# GICR\_IPRIORITYR<n>E can be accessed through the memory-mapped interfaces:

| Component            | Frame | Offset                 | Instance                 |
|----------------------|-------|------------------------|--------------------------|
| GIC<br>Redistributor |       | 0x0400<br>+ (4 *<br>n) | GICR_IPRIORITYR <n>E</n> |

Accesses on this interface are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.