# GICR\_NSACR, Non-secure Access Control Register

The GICR NSACR characteristics are:

# **Purpose**

Enables Secure software to permit Non-secure software to create SGIs targeting the PE connected to this Redistributor by writing to ICC SGI1R EL1, ICC ASGI1R EL1 or ICC SGI0R EL1.

For more information, see 'Forwarding an SGI to a target PE' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

# **Configuration**

For a description on when a write to <u>ICC\_SGI0R\_EL1</u>, <u>ICC\_SGI1R\_EL1</u> or <u>ICC\_ASGI1R\_EL1</u> is permitted to generate an interrupt, see 'Use of control registers for SGI forwarding' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

### **Attributes**

GICR NSACR is a 32-bit register.

# Field descriptions

# NS\_access<x>, bits [2x+1:2x], for x = 15 to 0

Configures the level of Non-secure access permitted when the SGI is in Secure Group 0 or Secure Group 1, as defined from <a href="GICR\_IGROUPRO">GICR\_IGROUPRO</a> and <a href="GICR\_IGRPMODRO">GICR\_IGRPMODRO</a>. A field is provided for each SGI. The possible values of each 2-bit field are:

| NS_access <x></x> | Meaning                                                                                                 |
|-------------------|---------------------------------------------------------------------------------------------------------|
| 0000              | Non-secure writes are<br>not permitted to<br>generate Secure Group<br>0 SGIs or Secure<br>Group 1 SGIs. |

Non-secure writes are 0b01 permitted to generate a Secure Group 0 SGI. As 0b01, but 0b10 additionally Nonsecure writes to are permitted to generate a Secure Group 1 SGI. Reserved. 0b11 If the field is programmed to the reserved value, then the hardware will treat the field as if it has been programmed to an implementation defined choice of the valid values. However, to maintain the principle that as the value increases additional accesses are permitted Arm strongly recommends that implementations treat this value as 0b10. It is implementation defined whether the value read back is the value programmed or the valid value chosen.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

# **Accessing GICR NSACR**

This register is used when affinity routing is enabled. When affinity routing is not enabled for the Security state of the interrupt, GICD NSACR<n> with n=0 provides equivalent functionality.

This register does not support PPIs.

#### GICR\_NSACR can be accessed through the memory-mapped interfaces:

| Component            | Frame    | Offset | Instance   |
|----------------------|----------|--------|------------|
| GIC<br>Redistributor | SGI_base | 0x0E00 | GICR_NSACR |

This interface is accessible as follows:

- When GICD CTLR.DS == 1, accesses to this register are **RAZ/WI**.
- When GICD\_CTLR.DS == 0 and an access is Secure, accesses to this register are **RW**.
- When GICD\_CTLR.DS == 0 and an access is Non-secure, accesses to this register are **RAZ/WI**.
- When GICD\_CTLR.DS == 0, FEAT\_RME is implemented and an access is Root, accesses to this register are **RW**.
- When GICD\_CTLR.DS == 0, FEAT\_RME is implemented and an access is Realm, accesses to this register are **RAZ/WI**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.