External

Registers

## GICR\_PENDBASER, Redistributor LPI Pending Table Base Address Register

The GICR PENDBASER characteristics are:

## **Purpose**

Specifies the base address of the LPI Pending table, and the Shareability and Cacheability of accesses to the LPI Pending table.

## **Configuration**

A copy of this register is provided for each Redistributor.

#### **Attributes**

GICR PENDBASER is a 64-bit register.

## Field descriptions

| 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 |                                     |  |  |
|-------------------------------------------------------------------------------------------------|-------------------------------------|--|--|
| RESOPTZ RESO OuterCackRESO                                                                      | Physical_Address                    |  |  |
| Physical_Address                                                                                | RESO Shar <b>eabeit</b> (yache RESO |  |  |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 1                                                     | 716151413121110 9 8 7 6 5 4 3 2 1 0 |  |  |

#### Bit [63]

Reserved, res0.

#### **PTZ**, bit [62]

Pending Table Zero. Indicates to the Redistributor whether the LPI Pending table is zero when <u>GICR CTLR</u>.EnableLPIs == 1.

This field is WO, and reads as 0.

| PTZ | Meaning                            |
|-----|------------------------------------|
| 0d0 | The LPI Pending table is not zero, |
|     | and contains live data.            |
| 0b1 | The LPI Pending table is zero.     |
|     | Software must ensure the LPI       |
|     | Pending table is zero before this  |
|     | value is written.                  |

#### Bits [61:59]

Reserved, res0.

### OuterCache, bits [58:56]

Indicates the Outer Cacheability attributes of accesses to the LPI Pending table.

| <b>OuterCache</b> | Meaning                    |
|-------------------|----------------------------|
| 0b000             | Memory type defined in     |
|                   | InnerCache field. For      |
|                   | Normal memory, Outer       |
|                   | Cacheability is the same   |
|                   | as Inner Cacheability.     |
| 0b001             | Normal Outer Non-          |
|                   | cacheable.                 |
| 0b010             | Normal Outer Cacheable     |
|                   | Read-allocate, Write-      |
|                   | through.                   |
| 0b011             | Normal Outer Cacheable     |
|                   | Read-allocate, Write-back. |
| 0b100             | Normal Outer Cacheable     |
|                   | Write-allocate, Write-     |
|                   | through.                   |
| 0b101             | Normal Outer Cacheable     |
|                   | Write-allocate, Write-     |
|                   | back.                      |
| 0b110             | Normal Outer Cacheable     |
|                   | Read-allocate, Write-      |
|                   | allocate, Write-through.   |
| 0b111             | Normal Outer Cacheable     |
|                   | Read-allocate, Write-      |
|                   | allocate, Write-back.      |

It is implementation defined whether this field has a fixed value or can be programmed by software. Implementing this field with a fixed value is deprecated.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### Bits [55:52]

Reserved, res0.

#### Physical Address, bits [51:16]

Bits [51:16] of the physical address containing the LPI Pending table.

In implementations supporting fewer than 52 bits of physical address, unimplemented upper bits are res0.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### Bits [15:12]

Reserved, res0.

#### Shareability, bits [11:10]

Indicates the Shareability attributes of accesses to the LPI Pending table.

| Shareability | Meaning              |
|--------------|----------------------|
| 0b00         | Non-shareable.       |
| 0b01         | Inner Shareable.     |
| 0b10         | Outer Shareable.     |
| 0b11         | Reserved. Treated as |
|              | 0b00.                |

It is implementation defined whether this field has a fixed value or can be programmed by software. Implementing this field with a fixed value is deprecated.

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### InnerCache, bits [9:7]

Indicates the Inner Cacheability attributes of accesses to the LPI Pending table.

| InnerCache | Meaning                                                     |
|------------|-------------------------------------------------------------|
| 0b000      | Device-nGnRnE.                                              |
| 0b001      | Normal Inner Non-<br>cacheable.                             |
| 0b010      | Normal Inner Cacheable<br>Read-allocate, Write-<br>through. |

| 0b011 | Normal Inner Cacheable<br>Read-allocate, Write-back.                        |  |
|-------|-----------------------------------------------------------------------------|--|
| 0b100 | Normal Inner Cacheable<br>Write-allocate, Write-<br>through.                |  |
| 0b101 | Normal Inner Cacheable<br>Write-allocate, Write-<br>back.                   |  |
| 0b110 | Normal Inner Cacheable<br>Read-allocate, Write-<br>allocate, Write-through. |  |
| 0b111 | Normal Inner Cacheable<br>Read-allocate, Write-<br>allocate, Write-back.    |  |

The reset behavior of this field is:

• On a GIC reset, this field resets to an architecturally unknown value.

#### Bits [6:0]

Reserved, res0.

## **Accessing GICR\_PENDBASER**

Having the GICR\_PENDBASER OuterCache, Shareability or InnerCache fields programmed to different values on different Redistributors with GICR\_CTLR.EnableLPIs == 1 in the system is unpredictable.

Changing GICR\_PENDBASER with  $\underline{\text{GICR}\_\text{CTLR}}$ . EnableLPIs == 1 is unpredictable.

# GICR\_PENDBASER can be accessed through the memory-mapped interfaces:

| Component            | Frame   | Offset | Instance   |       |
|----------------------|---------|--------|------------|-------|
| GIC<br>Redistributor | RD_base | 0x0078 | GICR_PENDI | BASER |

Accesses on this interface are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

| Copyright © 2010-2023 Arm Limited or it | s affiliates. All rights reserved. This document is Non-Confidential. |
|-----------------------------------------|-----------------------------------------------------------------------|
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |