AArch64 Instructions Index by Encoding

External Registers

# GICV\_ABPR, Virtual Machine Aliased Binary Point Register

The GICV ABPR characteristics are:

## **Purpose**

Defines the point at which the priority value fields split into two parts, the group priority field and the subpriority field. The group priority field determines Group 1 interrupt preemption.

This register corresponds to GICC ABPR in the physical CPU interface.

#### Note

<u>GICH\_LR<n></u>.Group determines whether a virtual interrupt is Group 0 or Group 1.

## **Configuration**

This register is present only when FEAT\_GICv3\_LEGACY is implemented and EL2 is implemented. Otherwise, direct accesses to GICV\_ABPR are res0.

This register is available when the GIC implementation supports interrupt virtualization.

### **Attributes**

GICV ABPR is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO

Binary\_Point

#### Bits [31:3]

Reserved, res0.

#### Binary Point, bits [2:0]

Controls how the 8-bit interrupt priority field is split into a group priority field, that determines interrupt preemption, and a subpriority field.

For information about how this field determines the interrupt priority bits assigned to the group priority field, see 'Priority grouping' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

The Binary Point field of this register is aliased to GICH VMCR.VBPR1.

## **Accessing GICV\_ABPR**

This register is used only when System register access is not enabled. When System register access is enabled:

- For AArch32 implementations, <u>ICC\_BPR1</u> provides equivalent functionality.
- For AArch64 implementations, <a href="ICC\_BPR1\_EL1">ICC\_BPR1\_EL1</a> provides equivalent functionality.

The value contained in this register is one greater than the actual applied binary point value, as described in 'Priority grouping' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

This register is used for Group 1 interrupts when <u>GICV\_CTLR</u>.CBPR == 0. <u>GICV\_BPR</u> provides equivalent functionality for Group 0 interrupts, and for Group 1 interrupts when <u>GICV\_CTLR</u>.CBPR == 1.

#### GICV ABPR can be accessed through the memory-mapped interfaces:

| Component                    | Offset | Instance  |
|------------------------------|--------|-----------|
| GIC Virtual CPU<br>interface | 0x001C | GICV_ABPR |
| interrace                    |        |           |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RW**.
- When an access is Secure, accesses to this register are **RW**.
- When an access is Non-secure, accesses to this register are **RW**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.