AArch64 Instructions Index by Encoding External Registers

# GICV\_PMR, Virtual Machine Priority Mask Register

The GICV PMR characteristics are:

# **Purpose**

This register provides a virtual interrupt priority filter. Only virtual interrupts with a higher priority than the value in this register are signaled to the PE.

### Note

Higher interrupt priority corresponds to a lower value of the Priority field.

This register corresponds to the physical CPU interface register GICC PMR.

# Configuration

This register is present only when FEAT\_GICv3\_LEGACY is implemented and EL2 is implemented. Otherwise, direct accesses to GICV\_PMR are res0.

This register is available when the GIC implementation supports interrupt virtualization.

The Priority field of this register is aliased to <u>GICH\_VMCR</u>.VMPR, to enable state to be switched easily between virtual machines during context-switching.

## **Attributes**

GICV\_PMR is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 | 8 | 7 | 6 | 5 | 4   | 3   | 2     | 1 | 0 |
|---------------------------------------------------------------------|---|---|---|---|-----|-----|-------|---|---|
| RES0                                                                |   |   |   | F | ric | rit | <br>У |   |   |

#### Bits [31:8]

Reserved, res0.

### Priority, bits [7:0]

The priority mask level for the virtual CPU interface. If the priority of the interrupt is higher than the value indicated by this field, the interface signals the interrupt to the PE.

If the GIC implementation supports fewer than 256 priority levels some bits might be RAZ/WI, as follows:

- For 128 supported levels, bit [0] = 0b0.
- For 64 supported levels, bits [1:0] = 0b00.
- For 32 supported levels, bits [2:0] = 0b000.
- For 16 supported levels, bits [3:0] = 0b0000.

For more information, see 'Interrupt prioritization' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

# **Accessing GICV\_PMR**

This register is used only when System register access is not enabled. When System register access is enabled:

- For AArch32 implementations, <a href="ICC\_PMR">ICC\_PMR</a> provides equivalent functionality.
- For AArch64 implementations, <a href="ICC\_PMR\_EL1">ICC\_PMR\_EL1</a> provides equivalent functionality.

### GICV\_PMR can be accessed through the memory-mapped interfaces:

| Component                 | Offset | Instance |
|---------------------------|--------|----------|
| GIC Virtual CPU interface | 0x0004 | GICV_PMR |

This interface is accessible as follows:

- When GICD CTLR.DS == 0, accesses to this register are **RW**.
- When an access is Secure, accesses to this register are **RW**.
- When an access is Non-secure, accesses to this register are **RW**.

| 28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94                                                  |
|-------------------------------------------------------------------------------------------------------------|
| Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |