# MPAMCFG\_EN, MPAM Partition Configuration Enable Register

The MPAMCFG EN characteristics are:

### **Purpose**

Enables a PARTID configuration as set in other MPAMCFG registers.

MPAMCFG\_EN\_s enables a Secure PARTID. MPAMCFG\_EN\_ns enables a Non-secure PARTID. MPAMCFG\_EN\_rl enables a Realm PARTID. MPAMCFG\_EN\_rt enables a Root PARTID.

### **Configuration**

This register is present only when (FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented) and MPAMF\_IDR.HAS\_ENDIS == 1. Otherwise, direct accesses to MPAMCFG EN are res0.

#### **Attributes**

MPAMCFG EN is a 32-bit register.

## Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------------------------------|---------------------------------------|
| RES0                                            | PARTID                                |

#### Bits [31:16]

Reserved, res0.

#### **PARTID**, bits [15:0]

Selects the PARTID to enable.

### Accessing MPAMCFG\_EN

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

 MPAMCFG\_EN\_s must only be accessible from the Secure MPAM feature page.

- MPAMCFG\_EN\_ns must only be accessible from the Non-secure MPAM feature page.
- MPAMCFG\_EN\_rt must only be accessible from the Root MPAM feature page.
- MPAMCFG\_EN\_rl must only be accessible from the Realm MPAM feature page.

MPAMCFG\_EN\_s, MPAMCFG\_EN\_ns, MPAMCFG\_EN\_rt, and MPAMCFG EN rl must be separate registers:

- The Secure instance (MPAMCFG\_EN\_s) accesses the PARTID enable used for Secure PARTIDs.
- The Non-secure instance (MPAMCFG\_EN\_ns) accesses the PARTID enable used for Non-secure PARTIDs.
- The Root instance (MPAMCFG\_EN\_rt) accesses the PARTID enable used for Root PARTIDs.
- The Realm instance (MPAMCFG\_EN\_rl) accesses the PARTID enable used for Realm PARTIDs.

When RIS is implemented, loads and stores to MPAMCFG\_EN access the PARTID enable configuration settings for the PARTID enable resource instance selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. PARTID\_SEL.

When RIS is not implemented, loads and stores to MPAMCFG\_EN access the PARTID enable configuration settings for the PARTID selected by MPAMCFG\_PART\_SEL.PARTID\_SEL.

When PARTID narrowing is implemented, loads and stores to MPAMCFG\_EN access the PARTID enable configuration settings for the internal PARTID selected by <u>MPAMCFG\_PART\_SEL</u>.PARTID\_SEL, and <u>MPAMCFG\_PART\_SEL</u>.INTERNAL must be 1.

When PARTID narrowing is not implemented, loads and stores to MPAMCFG\_EN access the PARTID enable configuration settings for the request PARTID selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. PARTID\_SEL, and <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. INTERNAL must be 0.

#### MPAMCFG EN can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance     |
|-----------|--------------|--------|--------------|
| MPAM      | MPAMF_BASE_s | 0x0300 | MPAMCFG_EN_s |

Accesses on this interface are **WO/RAZ**.

| Component | Frame         | Offset | Instance      |
|-----------|---------------|--------|---------------|
| MPAM      | MPAMF_BASE_ns | 0x0300 | MPAMCFG_EN_ns |

Accesses on this interface are **WO/RAZ**.

| Component | Frame | Offset  | Instance |
|-----------|-------|---------|----------|
| COLLEGIZE |       | 0 0 0 0 |          |

| MPAM | MPAMF_BASE_rt | 0x0300 | MPAMCFG_EN_rt |
|------|---------------|--------|---------------|
|------|---------------|--------|---------------|

When FEAT\_RME is implemented, accesses on this interface are **WO/RAZ**.

| Component | Frame         | Offset | Instance      |
|-----------|---------------|--------|---------------|
| MPAM      | MPAMF_BASE_rl | 0x0300 | MPAMCFG_EN_rl |

When FEAT\_RME is implemented, accesses on this interface are **WO/RAZ**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.