AArch64
Instructions

Index by Encoding

External Registers

# MPAMCFG\_PRI, MPAM Priority Partition Configuration Register

The MPAMCFG PRI characteristics are:

## **Purpose**

Controls the internal and downstream priority of requests attributed to the PARTID selected by MPAMCFG PART SEL.

MPAMCFG\_PRI\_s controls the priorities for the Secure PARTID selected by the Secure instance of <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PRI\_ns</a> controls the priorities for the Non-secure PARTID selected by the Non-secure instance of <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PRI\_rt</a> controls the priorities for the Root PARTID selected by the Root instance of <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. MPAMCFG\_PRI\_rl controls the priorities for the Realm PARTID selected by the Realm instance of <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>.

If <u>MPAMF\_IDR</u>.HAS\_RIS is 1, the control settings accessed are those of the resource instance currently selected by <u>MPAMCFG\_PART\_SEL</u>.RIS and the PARTID selected by <u>MPAMCFG\_PART\_SEL</u>.PARTID\_SEL.

## Configuration

This register is present only when FEAT\_MPAM is implemented and MPAMF\_IDR.HAS\_PRI\_PART == 1. Otherwise, direct accesses to MPAMCFG\_PRI are res0.

The power and reset domain of each MSC component is specific to that component.

### **Attributes**

MPAMCFG\_PRI is a 32-bit register.

# Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DSPRI

INTPRI

#### **DSPRI**, bits [31:16]

Downstream priority.

If <u>MPAMF\_PRI\_IDR</u>.HAS\_DSPRI == 0, bits of this field are res0 as this field is not used.

If <u>MPAMF\_PRI\_IDR</u>.HAS\_DSPRI == 1, this field is a priority value applied to downstream communications from this MSC for transactions of the partition selected by <u>MPAMCFG\_PART\_SEL</u>.

The implemented width of this field is <u>MPAMF\_PRI\_IDR</u>.DSPRI\_WD bits. If the implemented width is less than the width of this field, the least significant bits are used.

The encoding of priority is 0-as-lowest or 0-as-highest priority according to the value of <u>MPAMF\_PRI\_IDR</u>.DSPRI\_0\_IS\_LOW.

#### **INTPRI, bits [15:0]**

Internal priority.

If <u>MPAMF\_PRI\_IDR</u>.HAS\_INTPRI == 0, bits of this field are res0 as this field is not used.

If <u>MPAMF\_PRI\_IDR</u>.HAS\_INTPRI == 1, this field is a priority value applied internally inside this MSC for transactions of the partition selected by <u>MPAMCFG\_PART\_SEL</u>.

The implemented width of this field is <u>MPAMF\_PRI\_IDR</u>.INTPRI\_WD bits. If the implemented width is less than the width of this field, the least significant bits are used.

The encoding of priority is 0-as-lowest or 0-as-highest priority according to the value of <a href="MPAMF\_PRI\_IDR">MPAMF\_PRI\_IDR</a>. INTPRI\_0\_IS\_LOW.

## **Accessing MPAMCFG PRI**

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MPAMCFG\_PRI\_s must only be accessible from the Secure MPAM feature page.
- MPAMCFG\_PRI\_ns must only be accessible from the Non-secure MPAM feature page.
- MPAMCFG\_PRI\_rt must only be accessible from the Root MPAM feature page.
- MPAMCFG\_PRI\_rl must only be accessible from the Realm MPAM feature page.

MPAMCFG\_PRI\_s, MPAMCFG\_PRI\_ns, MPAMCFG\_PRI\_rt, and MPAMCFG\_PRI\_rl must be separate registers:

- The Secure instance (MPAMCFG\_PRI\_s) accesses the priority partitioning used for Secure PARTIDs.
- The Non-secure instance (MPAMCFG\_PRI\_ns) accesses the priority partitioning used for Non-secure PARTIDs.

- The Root instance (MPAMCFG\_PRI\_rt) accesses the priority partitioning used for Root PARTIDs.
- The Realm instance (MPAMCFG\_PRI\_rl) accesses the priority partitioning used for Realm PARTIDs.

When RIS is implemented, loads and stores to MPAMCFG\_PRI access the priority partitioning configuration settings for the priority resource instance selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. PARTID\_SEL.

When RIS is not implemented, loads and stores to MPAMCFG\_PRI access the priority partitioning configuration settings for the PARTID selected by MPAMCFG\_PART\_SEL.PARTID\_SEL.

When PARTID narrowing is implemented, loads and stores to MPAMCFG\_PRI access the priority partitioning configuration settings for the internal PARTID selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>.PARTID\_SEL, and <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>.INTERNAL must be 1.

When PARTID narrowing is not implemented, loads and stores to MPAMCFG\_PRI access the priority partitioning configuration settings for the request PARTID selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. INTERNAL must be 0.

#### MPAMCFG PRI can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance      |
|-----------|--------------|--------|---------------|
| MPAM      | MPAMF_BASE_s | 0x0400 | MPAMCFG_PRI_s |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance       |
|-----------|---------------|--------|----------------|
| MPAM      | MPAMF_BASE_ns | 0x0400 | MPAMCFG_PRI_ns |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance       |
|-----------|---------------|--------|----------------|
| MPAM      | MPAMF_BASE_rt | 0x0400 | MPAMCFG_PRI_rt |

When FEAT RME is implemented, accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance       |
|-----------|---------------|--------|----------------|
| MPAM      | MPAMF_BASE_rl | 0x0400 | MPAMCFG_PRI_rl |

When FEAT RME is implemented, accesses on this interface are **RW**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.