AArch64
Instructions

Index by Encoding

External Registers

# MPAMF\_AIDR, MPAM Architecture Identification Register

The MPAMF AIDR characteristics are:

# **Purpose**

Identifies the version of the MPAM architecture that this MSC implements.

Note: The following values are defined for bits [7:0]:

- $0 \times 01 == MPAM$  architecture v0.1
- $0 \times 10 == MPAM$  architecture v1.0
- 0x11 == MPAM architecture v1.1

# **Configuration**

This register is present only when FEAT\_MPAM is implemented. Otherwise, direct accesses to MPAMF\_AIDR are res0.

The power and reset domain of each MSC component is specific to that component.

## **Attributes**

MPAMF AIDR is a 32-bit register.

# Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO

ArchMajor ArchMinor Rev

#### Bits [31:8]

Reserved, res0.

## ArchMajorRev, bits [7:4]

Major revision of the MPAM architecture implemented by the MSC.

This table shows the only valid combinations of MPAM version numbers in an MSC. FORCE\_NS functionality is only available in MPAM v0.1.

| ArchMajorRev | ArchMinorRev | <b>MPAMv</b> | Available |
|--------------|--------------|--------------|-----------|
| 0            | 0            |              | None.     |
| 0            | 1            | v0.1         | MPAMv1.0  |
|              |              |              | +         |
|              |              |              | MPAMv1.1  |
|              |              |              | +         |
|              |              |              | FORCE_NS  |
| 1            | 0            | v1.0         | MPAMv1.0  |
| 1            | 1            | v1.1         | MPAMv1.0  |
|              |              |              | +         |
|              |              |              | MPAMv1.1  |
|              |              |              | -         |
|              |              |              | FORCE_NS  |

Use of MPAMv0.1 in MSCs is restricted to limited circumstances. The MSC must be able to initiate requests in the Secure address space which have MPAM PARTID forced to the Non-secure space with that forcing not controllable or observable by the software that configures the device for Secure requests. Please contact Arm before setting MPAMF AIDR to report MPAMv0.1.

### ArchMinorRev, bits [3:0]

Minor revision of the MPAM architecture implemented by the MSC.

See the table in the description of the ArchMajorRev field in this register.

# Accessing MPAMF\_AIDR

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps.

MPAMF AIDR is read-only.

MPAMF\_AIDR must be readable from the Secure, Non-secure, Root, and Realm MPAM feature pages.

MPAMF\_AIDR must have the same contents in the Secure, Non-secure, Root, and Realm MPAM feature pages.

## MPAMF\_AIDR can be accessed through the memory-mapped interfaces:

| Component | Component Frame |        | Instance     |  |
|-----------|-----------------|--------|--------------|--|
| MPAM      | MPAMF_BASE_s    | 0x0020 | MPAMF_AIDR_s |  |

Accesses on this interface are **RO**.

| MPAM | MPAMF_BASE_ns | 0x0020 | MPAMF_AIDR_ns |
|------|---------------|--------|---------------|
|------|---------------|--------|---------------|

Accesses on this interface are RO.

| Component | Frame         | Offset | Instance      |  |
|-----------|---------------|--------|---------------|--|
| MPAM      | MPAMF_BASE_rt | 0x0020 | MPAMF_AIDR_rt |  |

When FEAT RME is implemented, accesses on this interface are RO.

| Component | Frame         | Offset | Instance      |  |
|-----------|---------------|--------|---------------|--|
| MPAM      | MPAMF_BASE_rl | 0x0020 | MPAMF_AIDR_rl |  |

When FEAT RME is implemented, accesses on this interface are RO.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.