AArch64 Registers AArch32 Instructions AArch64
Instructions

Index by Encoding External Registers

# MPAMF\_CCAP\_IDR, MPAM Features Cache Capacity Partitioning ID register

The MPAMF CCAP IDR characteristics are:

#### **Purpose**

Indicates the number of fractional bits in MPAMCFG CMAX.CMAX.

MPAMF\_CCAP\_IDR\_s indicates the number of fractional bits in the Secure instance of MPAMCFG\_CMAX. MPAMF\_CCAP\_IDR\_ns indicates the number of fractional bits in the Non-secure instance of MPAMCFG\_CMAX. MPAMF\_CCAP\_IDR\_rt indicates the number of fractional bits in the Root cache capacity control settings register field, MPAMCFG\_CMAX.CMAX. MPAMF\_CCAP\_IDR\_rl indicates the number of fractional bits in the Realm cache capacity control settings register field, MPAMCFG\_CMAX.CMAX.

When <u>MPAMF\_IDR</u>.HAS\_RIS is 1, some fields in this register give information for the resource instance selected by <u>MPAMCFG\_PART\_SEL</u>.RIS. The description of every field that is affected by <u>MPAMCFG\_PART\_SEL</u>.RIS has information within the field description.

#### **Configuration**

This register is present only when FEAT\_MPAM is implemented and MPAMF\_IDR.HAS\_CCAP\_PART == 1. Otherwise, direct accesses to MPAMF\_CCAP\_IDR are res0.

The power and reset domain of each MSC component is specific to that component.

#### **Attributes**

MPAMF CCAP IDR is a 32-bit register.

#### Field descriptions

31 30 29 28 272625242322212019181716151413 12 11 10 9 8
HAS CMAX SOFTLIMNO CMAXHAS CMINHAS CASSOC RESO CASSOC WD

HAS\_CMAX\_SOFTLIM, bit [31]
When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

Has soft limiting selection field in MPAMCFG CMAX.

| HAS_CMAX_SOFTLIM | Meaning              |
|------------------|----------------------|
| 0b0              | If                   |
|                  | MPAMCFG_CMAX         |
|                  | is implemented, it   |
|                  | has no SOFTLIM       |
|                  | field and the        |
|                  | maximum capacity     |
|                  | is controlled with a |
|                  | hard limit.          |
| 0b1              | If                   |
|                  | MPAMCFG CMAX         |
|                  | is implemented,      |
|                  | that register has a  |
|                  | SOFTLIMIT field to   |
|                  | select between       |
|                  | hard or soft         |
|                  | limiting to the      |
|                  | CMAX parameter.      |

If RIS is implemented, this field indicates selectable limiting for the cache maximum capacity control for the resource instance selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>.RIS.

#### Otherwise:

Reserved, res0.

# NO\_CMAX, bit [30] When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

Does not have CMAX partitioning.

| NO_CMAX | Meaning             |
|---------|---------------------|
| 0b0     | MPAMCFG_CMAX is     |
|         | implemented.        |
| 0b1     | MPAMCFG_CMAX is not |
|         | implemented.        |

If RIS is implemented, this field indicates the absence of a cache maximum capacity partitioning control for the resource instance selected by <u>MPAMCFG\_PART\_SEL</u>.RIS.

#### Otherwise:

Reserved, res0.

## HAS\_CMIN, bit [29] When FEAT MPAMv0p1 is implemented or FEAT MPAMv1p1 is implemented:

Has cache minimum capacity partitioning.

| HAS_CMIN | Meaning             |
|----------|---------------------|
| 0b0      | MPAMCFG_CMIN is not |
|          | implemented.        |
| 0b1      | MPAMCFG_CMIN is     |
|          | implemented.        |

If RIS is implemented, this field indicates the presence of a cache minimum capacity partitioning control for the resource instance selected by <u>MPAMCFG PART SEL</u>.RIS.

#### Otherwise:

Reserved, res0.

#### HAS\_CASSOC, bit [28]

When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

Has cache maximum associativity partitioning.

| HAS_CASSOC | Meaning                               |
|------------|---------------------------------------|
| 0b0        | MPAMCFG_CASSOC is not implemented.    |
| 0b1        | <u>MPAMCFG_CASSOC</u> is implemented. |

If RIS is implemented, this field indicates the presence of a cache maximum associativity partitioning control for the resource instance selected by MPAMCFG PART SEL.RIS.

#### Otherwise:

Reserved, res0.

#### Bits [27:13]

Reserved, res0.

#### CASSOC\_WD, bits [12:8]

When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

Number of fractional bits implemented in the cache associativity partitioning control, <u>MPAMCFG\_CASSOC</u>.CASSOC, of this MSC. See <u>MPAMCFG\_CASSOC</u>.

If RIS is implemented, this field indicates the number of fractional bits in the cache capacity partitioning control for the resource instance selected by MPAMCFG PART SEL.RIS.

#### Otherwise:

Reserved, res0.

#### Bits [7:6]

Reserved, res0.

#### CMAX\_WD, bits [5:0]

Number of fractional bits implemented in the cache capacity partitioning control, <u>MPAMCFG\_CMAX</u>.CMAX, of this device. See <u>MPAMCFG\_CMAX</u>.

This field must contain a value from 1 to 16, inclusive.

If RIS is implemented, this field indicates the number of fractional bits in the cache capacity partitioning control for the resource instance selected by <u>MPAMCFG\_PART\_SEL</u>.RIS.

#### Accessing MPAMF\_CCAP\_IDR

This register is within the MPAM feature page memory frames. In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps.

MPAMF CCAP IDR is read-only.

MPAMF\_CCAP\_IDR must be readable from the Non-secure, Secure, Root, and Realm MPAM feature pages.

MPAMF\_CCAP\_IDR is permitted to have the same contents when read from the Secure, Non-secure, Root, and Realm MPAM feature pages unless the register contents are different for the different versions:

- MPAMF\_CCAP\_IDR\_s is permitted to have either the same or different contents to MPAMF\_CCAP\_IDR\_ns, MPAMF\_CCAP\_IDR\_rt, or MPAMF\_CCAP\_IDR\_rl.
- MPAMF\_CCAP\_IDR\_ns is permitted to have either the same or different contents to MPAMF\_CCAP\_IDR\_rt or MPAMF\_CCAP\_IDR\_rl.
- MPAMF\_CCAP\_IDR\_rt is permitted to have either the same or different contents to MPAMF\_CCAP\_IDR\_rl.

There must be separate registers in the Secure (MPAMF\_CCAP\_IDR\_s), Non-secure (MPAMF\_CCAP\_IDR\_ns), Root (MPAMF\_CCAP\_IDR\_rt), and Realm (MPAMF\_CCAP\_IDR\_rl) MPAM feature pages.

When <u>MPAMF\_IDR</u>.HAS\_RIS is 1, MPAMF\_CCAP\_IDR shows the configuration of cache capacity partitioning for the cache resource instance selected by <u>MPAMCFG\_PART\_SEL</u>.RIS. Fields that mention RIS in their field descriptions have values that track the implemented properties of the resource instance. Fields that do not mention RIS are constant across all resource instances.

### MPAMF\_CCAP\_IDR can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance         |
|-----------|--------------|--------|------------------|
| MPAM      | MPAMF_BASE_s | 0x0038 | MPAMF_CCAP_IDR_s |

Accesses on this interface are **RO**.

| Component | Frame         | Offset | Instance          |
|-----------|---------------|--------|-------------------|
| MPAM      | MPAMF_BASE_ns | 0x0038 | MPAMF_CCAP_IDR_ns |

Accesses on this interface are RO.

| Component | Frame         | Offset | Instance          |
|-----------|---------------|--------|-------------------|
| MPAM      | MPAMF_BASE_rt | 0x0038 | MPAMF_CCAP_IDR_rt |

When FEAT RME is implemented, accesses on this interface are **RO**.

| Component | Frame         | Offset | Instance          |
|-----------|---------------|--------|-------------------|
| MPAM      | MPAMF_BASE_rl | 0x0038 | MPAMF_CCAP_IDR_rl |

When FEAT RME is implemented, accesses on this interface are RO.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.