AArch64
Instructions

Index by Encoding External Registers

## MPAMF\_CPOR\_IDR, MPAM Features Cache Portion Partitioning ID register

The MPAMF CPOR IDR characteristics are:

### **Purpose**

Indicates the number of bits in MPAMCFG CPBM<n>.

MPAMF\_CPOR\_IDR\_s indicates the number of bits in the Secure instance of <a href="MPAMCFG\_CPBM<n">MPAMF\_CPOR\_IDR\_ns</a> indicates the number of bits in the Non-secure instance of <a href="MPAMCFG\_CPBM<n">MPAMCFG\_CPBM<n</a>. MPAMF\_CPOR\_IDR\_rt indicates the number of bits in the Root instance of <a href="MPAMCFG\_CPBM<n">MPAMCFG\_CPBM<n</a>. MPAMF\_CPOR\_IDR\_rl indicates the number of bits in the Realm instance of <a href="MPAMCFG\_CPBM<n">MPAMCFG\_CPBM<n</a>.

When <u>MPAMF\_IDR</u>.HAS\_RIS is 1, some fields in this register give information for the resource instance selector, <u>MPAMCFG\_PART\_SEL</u>.RIS. The description of every field that is affected by <u>MPAMCFG\_PART\_SEL</u>.RIS has information within the field description.

## **Configuration**

This register is present only when FEAT\_MPAM is implemented and MPAMF\_IDR.HAS\_CPOR\_PART == 1. Otherwise, direct accesses to MPAMF\_CPOR\_IDR are res0.

The power and reset domain of each MSC component is specific to that component.

#### **Attributes**

MPAMF\_CPOR\_IDR is a 32-bit register.

#### Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO CPBM\_WD

#### Bits [31:16]

Reserved, res0.

#### **CPBM WD, bits [15:0]**

Number of bits in the cache portion partitioning bit map of this device. See <u>MPAMCFG CPBM</u><n>.

This field must contain a value from 1 to 32768, inclusive. Values greater than 32 require a group of 32-bit registers to access the CPBM, up to 1024 if CPBM WD is the largest value.

If RIS is implemented, this field indicates the number bits in the cache portion bitmap for the resource instance selected by MPAMCFG PART SEL.RIS.

#### Accessing MPAMF\_CPOR\_IDR

This register is within the MPAM feature page memory frames. In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps.

MPAMF\_CPOR\_IDR is read-only.

MPAMF\_CPOR\_IDR must be readable from the Non-secure, Secure, Root, and Realm MPAM feature pages.

MPAMF\_CPOR\_IDR is permitted to have the same contents when read from the Secure, Non-secure, Root, and Realm MPAM feature pages unless the register contents are different for the different versions:

- MPAMF\_CPOR\_IDR\_s is permitted to have either the same or different contents to MPAMF\_CPOR\_IDR\_ns, MPAMF\_CPOR\_IDR\_rt, or MPAMF\_CPOR\_IDR\_rl.
- MPAMF\_CPOR\_IDR\_ns is permitted to have either the same or different contents to MPAMF\_CPOR\_IDR\_rt or MPAMF\_CPOR\_IDR\_rl.
- MPAMF\_CPOR\_IDR\_rt is permitted to have either the same or different contents to MPAMF\_CPOR\_IDR\_rl.

There must be separate registers in the Secure (MPAMF\_CPOR\_IDR\_s), Non-secure (MPAMF\_CPOR\_IDR\_ns), Root (MPAMF\_CPOR\_IDR\_rt), and Realm (MPAMF\_CPOR\_IDR\_rl) MPAM feature pages.

When <u>MPAMF\_IDR</u>.HAS\_RIS is 1, MPAMF\_CPOR\_IDR shows the configuration of cache portion partitioning for the cache resource instance selected by <u>MPAMCFG\_PART\_SEL</u>.RIS. Fields that mention RIS in their field descriptions have values that track the implemented properties of the resource instance. Fields that do not mention RIS are constant across all resource instances.

# MPAMF\_CPOR\_IDR can be accessed through the memory-mapped interfaces:

| Component   Frame   Offset   Instance |
|---------------------------------------|
|---------------------------------------|

| MPAM | MPAMF_BASE_s | 0x0030 | MPAMF_ | CPOR_IDR_s |  |
|------|--------------|--------|--------|------------|--|
|------|--------------|--------|--------|------------|--|

Accesses on this interface are **RO**.

| Component | Frame         | Offset | Instance          |
|-----------|---------------|--------|-------------------|
| MPAM      | MPAMF_BASE_ns | 0x0030 | MPAMF_CPOR_IDR_ns |

Accesses on this interface are RO.

| Component | nent Frame    |        | Instance          |
|-----------|---------------|--------|-------------------|
| MPAM      | MPAMF_BASE_rt | 0x0030 | MPAMF_CPOR_IDR_rt |

When FEAT\_RME is implemented, accesses on this interface are RO.

| Component | Frame         | Offset | Instance          |  |
|-----------|---------------|--------|-------------------|--|
| MPAM      | MPAMF_BASE_rl | 0x0030 | MPAMF_CPOR_IDR_rl |  |

When FEAT\_RME is implemented, accesses on this interface are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | <u>Index by</u> | <u>External</u> |
|------------------|------------------|---------------------|---------------------|-----------------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding        | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.