AArch64 Instructions Index by Encoding External Registers

# MPAMF\_CSUMON\_IDR, MPAM Features Cache Storage Usage Monitoring ID register

The MPAMF CSUMON IDR characteristics are:

### **Purpose**

Indicates the number of cache storage usage monitor instances and other properties of the CSU monitoring.

MPAMF\_CSUMON\_IDR\_s indicates the number and properties of Secure cache storage usage monitoring. MPAMF\_CSUMON\_IDR\_ns indicates the number and properties of Non-secure cache storage usage monitoring. MPAMF\_CSUMON\_IDR\_rt indicates the number and properties of Root cache storage usage monitoring. MPAMF\_CSUMON\_IDR\_rl indicates the number and properties of Realm cache storage usage monitoring.

If <u>MPAMF\_IDR</u>.HAS\_RIS is 1, fields that mention RIS must reflect the properties of the resource instance currently selected by <u>MPAMCFG\_PART\_SEL</u>.RIS. Fields that do not mention RIS are constant across all resource instances.

### **Configuration**

This register is present only when FEAT\_MPAM is implemented, MPAMF\_IDR.HAS\_MSMON == 1 and MPAMF\_MSMON\_IDR.MSMON\_CSU == 1. Otherwise, direct accesses to MPAMF\_CSUMON\_IDR are res0.

The power and reset domain of each MSC component is specific to that component.

### **Attributes**

MPAMF\_CSUMON\_IDR is a 32-bit register.

### Field descriptions

31 30 29 28 27 26 25 24

HAS CAPTURECSU ROHAS XCLRESOHAS OFLOW LNKGHAS OFSRHAS CEVNT OFLWHAS OFLOW O

HAS\_CAPTURE, bit [31]

The implementation supports copying an <u>MSMON\_CSU</u> to the corresponding <u>MSMON\_CSU\_CAPTURE</u> on a capture event.

| HAS_CAPTURE | Meaning                     |
|-------------|-----------------------------|
| 0b0         | MSMON_CSU_CAPTURE is        |
|             | not implemented and there   |
|             | is no support for capture   |
|             | events in the CSU monitor.  |
| 0b1         | The                         |
|             | MSMON_CSU_CAPTURE           |
|             | register is implemented and |
|             | the CSU monitor supports    |
|             | the capture event behavior. |

If RIS is implemented, this field indicates that CSU monitor capture is implemented for the resource instance selected by <a href="MPAMCFG PART SEL.RIS">MPAMCFG PART SEL.RIS</a>.

### **CSU\_RO, bit [30]**

The implementation of MSMON CSU is read-only.

| CSU_RO | Meaning                  |
|--------|--------------------------|
| 0b0    | MSMON_CSU is read/write. |
| 0b1    | MSMON_CSU is read-only.  |

If RIS is implemented, this field indicates that the <u>MSMON\_CSU</u> monitor register is read-only for the resource instance selected by <u>MPAMCFG\_PART\_SEL.RIS</u>.

# HAS\_XCL, bit [29] When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

Has filtering to exclude clean data and implements the MSMON CFG CSU FLT.XCL field.

| HAS_XCL | Meaning                      |
|---------|------------------------------|
| 0b0     | MSMON_CFG_CSU_FLT            |
|         | does not implement the XCL   |
|         | field.                       |
| 0b1     | MSMON CFG CSU FLT            |
|         | implements the XCL field to  |
|         | exclude counting data in the |
|         | clean state in the monitor   |
|         | instance.                    |

If RIS is implemented, this field indicates that the <a href="MSMON\_CFG\_CSU\_FLT">MSMON\_CFG\_CSU\_FLT</a>.XCL field is implemented in the CSU monitor instances for the resource instance selected by <a href="MPAMCFG">MPAMCFG PART SEL</a>.RIS.

#### Otherwise:

Reserved, res0.

### Bit [28]

Reserved, res0.

# HAS\_OFLOW\_LNKG, bit [27] When FEAT MPAMv0p1 is implemented or FEAT MPAMv1p1 is implemented:

Supports <u>MSMON\_CFG\_CSU\_CTL</u>.OFLOW\_LNKG field to control how overflow on an instance affects other monitor instances in this MSC.

| _ HAS_OFLOW_LNKG | Meaning                                                                           |
|------------------|-----------------------------------------------------------------------------------|
| 0b0              | Does not support CSU overflow linkage.                                            |
| 0b1              | Supports CSU overflow linkage and the <u>MSMON_CFG_CSU_CTL</u> .OFLOW_LNKG field. |

If RIS is implemented, this field indicates that <a href="MSMON\_CFG\_CSU\_CTL">MSMON\_CFG\_CSU\_CTL</a>. OFLOW\_LNKG is implemented for the resource instance selected by MPAMCFG PART SEL.RIS.

#### Otherwise:

Reserved, res0.

# HAS\_OFSR, bit [26] When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

The CSU monitor overflow status bitmap register, MSMON CSU OFSR, is implemented.

| HAS_OFSR | Meaning                  |
|----------|--------------------------|
| 0b0      | MSMON_CSU_OFSR           |
|          | register is not          |
|          | implemented.             |
| 0b1      | MSMON CSU OFSR           |
|          | register is implemented. |

If RIS is implemented, this field indicates that CSU monitor overflow status bitmap register is implemented for the resource instance selected by MPAMCFG PART SEL.RIS.

#### Otherwise:

Reserved, res0.

# HAS\_CEVNT\_OFLW, bit [25] When FEAT MPAMv0p1 is implemented or FEAT MPAMv1p1 is implemented:

Supports <u>MSMON\_CFG\_CSU\_CTL</u>.CEVNT\_OFLW field which can enable the CSU monitor instance to perform overflow behaviors on a capture event.

| HAS_CEVNT_OFLW | Meaning                       |  |
|----------------|-------------------------------|--|
| 0b0            | Does not support              |  |
|                | MSMON_CFG_CSU_CTL.CEVNT_OFLW. |  |
| 0b1            | Supports                      |  |
|                | MSMON CFG CSU CTL.CEVNT OFLW. |  |

If RIS is implemented, this field indicates that <a href="MSMON\_CFG\_CSU\_CTL">MSMON\_CFG\_CSU\_CTL</a>. CEVNT\_OFLW is implemented for the resource instance selected by <a href="MPAMCFG\_PART\_SEL">MPAMCFG\_PART\_SEL</a>. RIS.

#### Otherwise:

Reserved, res0.

# HAS\_OFLOW\_CAPT, bit [24] When FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented:

Supports <u>MSMON\_CFG\_CSU\_CTL</u>.OFLOW\_CAPT field which can enable the CSU monitor instance to capture the monitor on an overflow.

| HAS_OFLOW_CAPT | Meaning                       |  |
|----------------|-------------------------------|--|
| 0b0            | Does not support              |  |
|                | MSMON_CFG_CSU_CTL.OFLOW_CAPT. |  |
| 0b1            | Supports                      |  |
|                | MSMON CFG CSU CTL.OFLOW CAPT. |  |

If RIS is implemented, this field indicates that <a href="MSMON\_CFG\_CSU\_CTL">MSMON\_CFG\_CSU\_CTL</a>. OF LOW\_CAPT is implemented for the resource instance selected by MPAMCFG PART SEL.RIS.

#### Otherwise:

Reserved, res0.

#### Bits [23:16]

Reserved, res0.

### NUM\_MON, bits [15:0]

The number of cache storage usage monitor instances implemented.

The largest <u>MSMON\_CFG\_MON\_SEL</u>.MON\_SEL value is NUM\_MON minus 1.

If RIS is implemented, this field indicates the number of CSU monitor instances implemented for the resource instance selected by MPAMCFG PART SEL.RIS.

### **Accessing MPAMF CSUMON IDR**

This register is within the MPAM feature page memory frames. In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps.

MPAMF\_CSUMON\_IDR is read-only.

MPAMF\_CSUMON\_IDR must be readable from the Non-secure, Secure, Root, and Realm MPAM feature pages.

MPAMF\_CSUMON\_IDR is permitted to have the same contents when read from the Secure, Non-secure, Root, and Realm MPAM feature pages unless the register contents are different for the different versions:

- MPAMF\_CSUMON\_IDR\_s is permitted to have either the same or different contents to MPAMF\_CSUMON\_IDR\_ns, MPAMF\_CSUMON\_IDR\_rt, or MPAMF\_CSUMON\_IDR\_rl.
- MPAMF\_CSUMON\_IDR\_ns is permitted to have either the same or different contents to MPAMF\_CSUMON\_IDR\_rt or MPAMF\_CSUMON\_IDR\_rt.
- MPAMF\_CSUMON\_IDR\_rt is permitted to have either the same or different contents to MPAMF\_CSUMON\_IDR\_rl.

There must be separate registers in the Secure (MPAMF\_CSUMON\_IDR\_s), Non-secure (MPAMF\_CSUMON\_IDR\_ns), Root (MPAMF\_CSUMON\_IDR\_rt), and Realm (MPAMF\_CSUMON\_IDR\_rl) MPAM feature pages.

When <u>MPAMF\_IDR</u>.HAS\_RIS is 1, MPAMF\_CSUMON\_IDR shows the configuration of cache storage usage monitoring for the cache resource instance selected by <u>MPAMCFG\_PART\_SEL</u>.RIS. Fields that mention RIS in their field descriptions have values that track the implemented properties of the resource instance. Fields that do not mention RIS are constant across all resource instances.

Access to MPAMF\_CSUMON\_IDR is not affected by MSMON\_CFG\_MON\_SEL.RIS.

# MPAMF\_CSUMON\_IDR can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance           |
|-----------|--------------|--------|--------------------|
| MPAM      | MPAMF_BASE_s | 0x0088 | MPAMF_CSUMON_IDR_s |

Accesses on this interface are **RO**.

| Component | Frame         | Offset | Instance            |
|-----------|---------------|--------|---------------------|
| MPAM      | MPAMF_BASE_ns | 0x0088 | MPAMF_CSUMON_IDR_ns |

Accesses on this interface are RO.

| Component | Frame         | Offset | Instance            |
|-----------|---------------|--------|---------------------|
| MPAM      | MPAMF_BASE_rt | 0x0088 | MPAMF_CSUMON_IDR_rt |

When FEAT RME is implemented, accesses on this interface are **RO**.

| Component | Frame         | Offset | Instance            |
|-----------|---------------|--------|---------------------|
| MPAM      | MPAMF_BASE_rl | 0x0088 | MPAMF_CSUMON_IDR_rl |

When FEAT\_RME is implemented, accesses on this interface are  ${f RO}.$ 

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u> |
|------------------|------------------|---------------------|---------------------|----------|-----------------|
| <u>Registers</u> | <b>Registers</b> | <u>Instructions</u> | <u>Instructions</u> | Encoding | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.