AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

## MPAMF\_ERR\_MSI\_ADDR\_H, MPAM Error MSI High-part Address Register

The MPAMF ERR MSI ADDR H characteristics are:

### **Purpose**

MPAMF\_ERR\_MSI\_ADDR\_H is a 32-bit read/write register for the high part of the MPAM error MSI address.

MPAMF\_ERR\_MSI\_ADDR\_H\_s is the high part of the MSI write address for error interrupts related to Secure PARTIDs.

MPAMF\_ERR\_MSI\_ADDR\_H\_ns is the high part of the MSI write address for error interrupts related to Non-secure PARTIDs.

MPAMF\_ERR\_MSI\_ADDR\_H\_rt is the high part of the MSI write address for error interrupts related to Root PARTIDs.

MPAMF\_ERR\_MSI\_ADDR\_H\_rl is the high part of the MSI write address for error interrupts related to Realm PARTIDs.

### **Configuration**

This register is present only when (FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented) and MPAMF\_IDR.HAS\_ERR\_MSI == 1. Otherwise, direct accesses to MPAMF\_ERR\_MSI\_ADDR\_H are res0.

The power and reset domain of each MSC component is specific to that component.

#### **Attributes**

MPAMF\_ERR\_MSI\_ADDR\_H is a 32-bit register.

## Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 | 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------------------|---------------------------------------------------|
| RES0                                | MSI_ADDR_H                                        |

#### Bits [31:20]

Reserved, res0.

#### MSI\_ADDR\_H, bits [19:0]

MSI write address bits[51:32].

### Accessing MPAMF\_ERR\_MSI\_ADDR\_H

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MPAMF\_ERR\_MSI\_ADDR\_H\_s must only be accessible from the Secure MPAM feature page.
- MPAMF\_ERR\_MSI\_ADDR\_H\_ns must only be accessible from the Non-secure MPAM feature page.
- MPAMF\_ERR\_MSI\_ADDR\_H\_rt must only be accessible from the Root MPAM feature page.
- MPAMF\_ERR\_MSI\_ADDR\_H\_rl must only be accessible from the Realm MPAM feature page.

MPAMF\_ERR\_MSI\_ADDR\_H\_s, MPAMF\_ERR\_MSI\_ADDR\_H\_ns, MPAMF\_ERR\_MSI\_ADDR\_H\_rt, and MPAMF\_ERR\_MSI\_ADDR\_H\_rl must be separate registers:

- The Secure instance (MPAMF\_ERR\_MSI\_ADDR\_H\_s) accesses the high part of the memory address for MSI write to signal an MPAM error used for Secure PARTIDs.
- The Non-secure instance (MPAMF\_ERR\_MSI\_ADDR\_H\_ns) accesses the high part of the memory address for MSI write to signal an MPAM error used for Non-secure PARTIDs.
- The Root instance (MPAMF\_ERR\_MSI\_ADDR\_H\_rt) accesses the high part of the memory address for MSI write to signal an MPAM error used for Root PARTIDs.
- The Realm instance (MPAMF\_ERR\_MSI\_ADDR\_H\_rl) accesses the high part of the memory address for MSI write to signal an MPAM error used for Realm PARTIDs.

# MPAMF\_ERR\_MSI\_ADDR\_H can be accessed through the memory-mapped interfaces:

| Component Frame |              | Offset | Instance               |  |  |
|-----------------|--------------|--------|------------------------|--|--|
| MPAM            | MPAMF_BASE_s | 0x00E4 | MPAMF_ERR_MSI_ADDR_H_s |  |  |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_ns | 0x00E4 | MPAMF_ERR_MSI_ADDR_H_ns |

Accesses on this interface are **RW**.

| Component Frame |               | Offset | Instance                |  |  |
|-----------------|---------------|--------|-------------------------|--|--|
| MPAM            | MPAMF_BASE_rt | 0x00E4 | MPAMF_ERR_MSI_ADDR_H_rt |  |  |

When FEAT RME is implemented, accesses on this interface are RW.

| Component |      | Frame         | Offset | Instance                |
|-----------|------|---------------|--------|-------------------------|
|           | MPAM | MPAMF_BASE_rl | 0x00E4 | MPAMF_ERR_MSI_ADDR_H_rl |

When FEAT\_RME is implemented, accesses on this interface are  ${f RW}.$ 

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.