External

Registers

## MPAMF\_ERR\_MSI\_ADDR\_L, MPAM Error MSI Low-part Address Register

The MPAMF ERR MSI ADDR L characteristics are:

#### **Purpose**

MPAMF\_ERR\_MSI\_ADDR\_L is a 32-bit read/write register for the low part of the MPAM error MSI address.

MPAMF\_ERR\_MSI\_ADDR\_L\_s is the low part of the MSI write address for error interrupts related to Secure PARTIDs.

MPAMF\_ERR\_MSI\_ADDR\_L\_ns is the low part of the MSI write address for error interrupts related to Non-secure PARTIDs.

MPAMF\_ERR\_MSI\_ADDR\_L\_rt is the low part of the MSI write address for error interrupts related to Root PARTIDs.

MPAMF\_ERR\_MSI\_ADDR\_L\_rl is the low part of the MSI write address for error interrupts related to Realm PARTIDs.

#### **Configuration**

This register is present only when (FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented) and MPAMF\_IDR.HAS\_ERR\_MSI == 1. Otherwise, direct accesses to MPAMF\_ERR\_MSI\_ADDR\_L are res0.

The power and reset domain of each MSC component is specific to that component.

#### **Attributes**

 $MPAMF\_ERR\_MSI\_ADDR\_L \ is \ a \ 32-bit \ register.$ 

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

MSI\_ADDR\_L Bits[]:0]

#### **MSI ADDR L, bits [31:2]**

MSI write address bits[31:2].

#### Bits [1:0]

Reads as 0b00.

Access to this field is **RO**.

### Accessing MPAMF\_ERR\_MSI\_ADDR\_L

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MPAMF\_ERR\_MSI\_ADDR\_L\_s must only be accessible from the Secure MPAM feature page.
- MPAMF\_ERR\_MSI\_ADDR\_L\_ns must only be accessible from the Non-secure MPAM feature page.
- MPAMF\_ERR\_MSI\_ADDR\_L\_rt must only be accessible from the Root MPAM feature page.
- MPAMF\_ERR\_MSI\_ADDR\_L\_rl must only be accessible from the Realm MPAM feature page.

MPAMF\_ERR\_MSI\_ADDR\_L\_s, MPAMF\_ERR\_MSI\_ADDR\_L\_ns, MPAMF\_ERR\_MSI\_ADDR\_L\_rt, and MPAMF\_ERR\_MSI\_ADDR\_L\_rl must be separate registers:

- The Secure instance (MPAMF\_ERR\_MSI\_ADDR\_L\_s) accesses the low part of the memory address for MSI write to signal an MPAM error used for Secure PARTIDs.
- The Non-secure instance (MPAMF\_ERR\_MSI\_ADDR\_L\_ns) accesses the low part of the memory address for MSI write to signal an MPAM error used for Non-secure PARTIDs.
- The Root instance (MPAMF\_ERR\_MSI\_ADDR\_L\_rt) accesses the low part of the memory address for MSI write to signal an MPAM error used for Root PARTIDs.
- The Realm instance (MPAMF\_ERR\_MSI\_ADDR\_L\_rl) accesses the low part of the memory address for MSI write to signal an MPAM error used for Realm PARTIDs.

# MPAMF\_ERR\_MSI\_ADDR\_L can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance               |
|-----------|--------------|--------|------------------------|
| MPAM      | MPAMF_BASE_s | 0x00E0 | MPAMF_ERR_MSI_ADDR_L_s |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_ns | 0x00E0 | MPAMF_ERR_MSI_ADDR_L_ns |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_rt | 0x00E0 | MPAMF_ERR_MSI_ADDR_L_rt |

When FEAT RME is implemented, accesses on this interface are RW.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_rl | 0x00E0 | MPAMF_ERR_MSI_ADDR_L_rl |

When FEAT RME is implemented, accesses on this interface are RW.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.