# MPAMF\_ERR\_MSI\_ATTR, MPAM Error MSI Write Attributes Register

The MPAMF ERR MSI ATTR characteristics are:

# **Purpose**

MPAMF\_ERR\_MSI\_ATTR is a 32-bit read/write register that controls MPAM error MSI write attributes for MPAM errors in this MSC.

MPAMF\_ERR\_MSI\_ATTR\_s controls the attributes of Secure MPAM error MSI writes. MPAMF\_ERR\_MSI\_ATTR\_ns controls the attributes of Non-secure MPAM error MSI writes. MPAMF\_ERR\_MSI\_ATTR\_rt controls the attributes of Root MPAM error MSI writes. MPAMF\_ERR\_MSI\_ATTR\_rl controls the attributes of Realm MPAM error MSI writes.

# **Configuration**

This register is present only when (FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented) and MPAMF\_IDR.HAS\_ERR\_MSI == 1. Otherwise, direct accesses to MPAMF\_ERR\_MSI ATTR are res0.

The power and reset domain of each MSC component is specific to that component.

## **Attributes**

MPAMF ERR MSI ATTR is a 32-bit register.

# Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESQMSI\_\$M\(\text{SI} \) MEMATTR

RESO

MSIEN

#### Bits [31:30]

Reserved, res0.

#### MSI\_SH, bits [29:28]

Sharability attribute of MSI writes.

| MSI_SH | Meaning        |
|--------|----------------|
| 00d0   | Non-shareable. |

| 0b01 | Reserved, constrained |
|------|-----------------------|
|      | unpredictable.        |
| 0b10 | Outer Shareable.      |
| 0b11 | Inner Shareable.      |

When MPAMF\_ERR\_MSI\_ATTR.MSI\_MEMATTR specifies a Device memory type, the contents of this field are IGNORED and Shareability is effectively Outer Shareable.

## MSI\_MEMATTR, bits [27:24]

Memory attributes of MSI writes.

Note: This encoding matches the VMSAv8-64 stage 2 MemAttr[3:0] field as described in the Arm ARM, except that the following encodings are Reserved (not unpredictable) and behave as DEvicenGnRnE: 0b0100, 0b1000, and 0b1100.

| MSI_MEMATTR | Meaning                                                                        |
|-------------|--------------------------------------------------------------------------------|
| 0b0000      | Device-nGnRnE.                                                                 |
| 0b0001      | Device-nGnRE.                                                                  |
| 0b0010      | Device-nGRE.                                                                   |
| 0b0011      | Device-GRE.                                                                    |
| 0b0100      | Reserved. Behave as Device-nGnRnE, 0b0000.                                     |
| 0b0101      | Normal Inner Non-<br>cacheable, Outer<br>Non-cacheable.                        |
| 0b0110      | Normal Inner Write-<br>Through Cacheable,<br>Outer Non-cacheable.              |
| 0b0111      | Normal Inner Write-<br>Back Cacheable,<br>Outer Non-cacheable.                 |
| 0b1000      | Reserved. Behave as Device-nGnRnE, 0b0000.                                     |
| 0b1001      | Normal Inner Non-<br>Cachable, Outer<br>Write-Through<br>Cacheable.            |
| 0b1010      | Normal Inner Write-<br>Through Cacheable,<br>Outer Write-Through<br>Cacheable. |

| 0b1011 | Normal Inner Write-<br>Back Cacheable,<br>Outer Write-Through<br>Cacheable. |
|--------|-----------------------------------------------------------------------------|
| 0b1100 | Reserved. Behave as Device-nGnRnE, 0b0000.                                  |
| 0b1101 | Normal Inner Non-<br>cacheable, Outer<br>Write-Back<br>Cacheable.           |
| 0b1110 | Normal Inner Write-<br>Through Cacheable,<br>Outer Write-Back<br>Cacheable. |
| 0b1111 | Normal Inner Write-<br>Back Cacheable,<br>Outer Write-Back<br>Cacheable.    |

When this field specifies a Device memory type, the contents of MPAMF\_ERR\_MSI\_ATTR.MSI\_SH are IGNORED and Shareability is effectively Outer Shareable.

Device types may be implemented as any Device type with more than 'n' characters. For example, if this field is set to 0b0010, an implementation may treat the MSI write as the specified type, Device-nGRE, or as Device-nGnRE or as Device-nGnRnE.

Reserved encodings 0b0100, 0b1000, and 0b1100 must be implemented to behave the same as the 0b0000 encoding.

#### Bits [23:1]

Reserved, res0.

#### MSIEN, bit [0]

Error interrupt MSI Enable.

| MSIEN | Meaning                       |
|-------|-------------------------------|
| 0b0   | MPAM error MSI writes are     |
|       | not generated to signal       |
|       | enabled MPAM error            |
|       | interrupts. When error MSI    |
|       | writesare disabled, hardwired |
|       | error interrupts could be     |
|       | generated.                    |

MPAM error MSI writes are generated to signal enabled MPAM error interrupts. When error MSI writes are enabled, hardwired error interrupts are not generated.

The value of this field affects whether hardwired error interrupts are generated.

The reset behavior of this field is:

• On a MSC reset, this field resets to 0.

# Accessing MPAMF\_ERR\_MSI\_ATTR

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MPAMF\_ERR\_MSI\_ATTR\_s must only be accessible from the Secure MPAM feature page.
- MPAMF\_ERR\_MSI\_ATTR\_ns must only be accessible from the Non-secure MPAM feature page.
- MPAMF\_ERR\_MSI\_ATTR\_rt must only be accessible from the Root MPAM feature page.
- MPAMF\_ERR\_MSI\_ATTR\_rl must only be accessible from the Realm MPAM feature page.

MPAMF\_ERR\_MSI\_ATTR\_s, MPAMF\_ERR\_MSI\_ATTR\_ns, MPAMF\_ERR\_MSI\_ATTR\_rt, and MPAMF\_ERR\_MSI\_ATTR\_rl must be separate registers:

- The Secure instance (MPAMF\_ERR\_MSI\_ATTR\_s) accesses the memory access attributes for MSI write to signal an MPAM error used for Secure PARTIDs.
- The Non-secure instance (MPAMF\_ERR\_MSI\_ATTR\_ns) accesses the memory access attributes for MSI write to signal an MPAM error used for Non-secure PARTIDs.
- The Root instance (MPAMF\_ERR\_MSI\_ATTR\_rt) accesses the memory access attributes for MSI write to signal an MPAM error used for Root PARTIDs.
- The Realm instance (MPAMF\_ERR\_MSI\_ATTR\_rl) accesses the memory access attributes for MSI write to signal an MPAM error used for Realm PARTIDs.

# MPAMF\_ERR\_MSI\_ATTR can be accessed through the memory-mapped interfaces:

| Component Frame | Offset | Instance |
|-----------------|--------|----------|
|-----------------|--------|----------|

| MPAM | MPAMF_BASE_s | 0x00EC | MPAMF_ERR_ | _MSI_ATTR_s |
|------|--------------|--------|------------|-------------|
|------|--------------|--------|------------|-------------|

Accesses on this interface are RW.

| Component | Frame         | Offset | Instance              |
|-----------|---------------|--------|-----------------------|
| MPAM      | MPAMF_BASE_ns | 0x00EC | MPAMF_ERR_MSI_ATTR_ns |

Accesses on this interface are RW.

| Component | Frame         | Offset | Instance              |
|-----------|---------------|--------|-----------------------|
| MPAM      | MPAMF_BASE_rt | 0x00EC | MPAMF_ERR_MSI_ATTR_rt |

When FEAT\_RME is implemented, accesses on this interface are RW.

| Component | Frame         | Offset | Instance              |
|-----------|---------------|--------|-----------------------|
| MPAM      | MPAMF_BASE_rl | 0x00EC | MPAMF_ERR_MSI_ATTR_rl |

When FEAT\_RME is implemented, accesses on this interface are  ${f RW}.$ 

| AArch32   | AArch64          | AArch32             | AArch64             | <u>Index by</u> | <u>External</u>  |
|-----------|------------------|---------------------|---------------------|-----------------|------------------|
| Registers | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.