AArch64 Instructions Index by Encoding

External Registers

## MPAMF\_ERR\_MSI\_MPAM, MPAM Error MSI Write MPAM Information Register

The MPAMF ERR MSI MPAM characteristics are:

## **Purpose**

MPAMF\_ERR\_MSI\_MPAM is a 32-bit read/write register that sets the MPAM information for error MSI write attributes for MPAM errors in this MSC.

MPAMF\_ERR\_MSI\_MPAM\_s controls MPAM information labeling of Secure MPAM error MSI writes. MPAMF\_ERR\_MSI\_MPAM\_ns controls MPAM information labeling of Non-secure MPAM error MSI writes. MPAMF\_ERR\_MSI\_MPAM\_rt controls MPAM information labeling of Root MPAM error MSI writes. MPAMF\_ERR\_MSI\_MPAM\_rl controls MPAM information labeling of Realm MPAM error MSI writes.

## Configuration

This register is present only when (FEAT\_MPAMv0p1 is implemented or FEAT\_MPAMv1p1 is implemented) and MPAMF\_IDR.HAS\_ERR\_MSI == 1. Otherwise, direct accesses to MPAMF\_ERR\_MSI\_MPAM are res0.

The power and reset domain of each MSC component is specific to that component.

### **Attributes**

MPAMF\_ERR\_MSI\_MPAM is a 32-bit register.

## Field descriptions

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------|-------------------------|---------------------------------------|
| RES0                    | PMG                     | PARTID                                |

#### Bits [31:24]

Reserved, res0.

#### PMG, bits [23:16]

Performance monitoring group property for PARTID MSC error interrupt write.

The reset behavior of this field is:

• On a MSC reset, this field resets to an architecturally unknown value.

#### **PARTID**, bits [15:0]

Partition ID for MSC error interrupt write.

The PARTID in this register is in the Secure PARTID space in the MPAMF\_ERR\_MSI\_MPAM\_s instance and in the Non-secure PARTID space in the MPAMF\_ERR\_MSI\_MPAM\_ns instance of this register.

The reset behavior of this field is:

• On a MSC reset, this field resets to an architecturally unknown value.

## Accessing MPAMF\_ERR\_MSI\_MPAM

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MPAMF\_ERR\_MSI\_MPAM\_s must only be accessible from the Secure MPAM feature page.
- MPAMF\_ERR\_MSI\_MPAM\_ns must only be accessible from the Non-secure MPAM feature page.
- MPAMF\_ERR\_MSI\_MPAM\_rt must only be accessible from the Root MPAM feature page.
- MPAMF\_ERR\_MSI\_MPAM\_rl must only be accessible from the Realm MPAM feature page.

MPAMF\_ERR\_MSI\_MPAM\_s, MPAMF\_ERR\_MSI\_MPAM\_ns, MPAMF\_ERR\_MSI\_MPAM\_rt, and MPAMF\_ERR\_MSI\_MPAM\_rl must be separate registers:

- The Secure instance (MPAMF\_ERR\_MSI\_MPAM\_s) accesses the MPAM information for MSI write request to signal an MPAM error used for Secure PARTIDs.
- The Non-secure instance (MPAMF\_ERR\_MSI\_MPAM\_ns) accesses the MPAM information for MSI write request to signal an MPAM error used for Non-secure PARTIDs.
- The Root instance (MPAMF\_ERR\_MSI\_MPAM\_rt) accesses the MPAM information for MSI write request to signal an MPAM error used for Root PARTIDs.
- The Realm instance (MPAMF\_ERR\_MSI\_MPAM\_rl) accesses the MPAM information for MSI write request to signal an MPAM error used for Realm PARTIDs.

# MPAMF\_ERR\_MSI\_MPAM can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance             |
|-----------|--------------|--------|----------------------|
| MPAM      | MPAMF_BASE_s | 0x00DC | MPAMF_ERR_MSI_MPAM_s |

Accesses on this interface are RW.

| Component | Frame         | Offset | Instance              |
|-----------|---------------|--------|-----------------------|
| MPAM      | MPAMF_BASE_ns | 0x00DC | MPAMF_ERR_MSI_MPAM_ns |

Accesses on this interface are RW.

| Component | Frame         | Offset | Instance              |
|-----------|---------------|--------|-----------------------|
| MPAM      | MPAMF_BASE_rt | 0x00DC | MPAMF_ERR_MSI_MPAM_rt |

When FEAT\_RME is implemented, accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance              |
|-----------|---------------|--------|-----------------------|
| MPAM      | MPAMF_BASE_rl | 0x00DC | MPAMF_ERR_MSI_MPAM_rl |

When FEAT\_RME is implemented, accesses on this interface are  ${f RW}.$ 

| AArch32          | AArch64          | AArch32             | AArch64             | <u>Index by</u> | <u>External</u> |
|------------------|------------------|---------------------|---------------------|-----------------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.