## MSMON\_OFLOW\_MSI\_ADDR\_L, MPAM Monitor Overflow MSI Low-part Address Register

The MSMON OFLOW MSI ADDR L characteristics are:

### **Purpose**

MSMON\_OFLOW\_MSI\_ADDR\_L is a 32-bit read/write register for the low part of the MPAM monitor MSI address.

MSMON\_OFLOW\_MSI\_ADDR\_L\_s is the low part of the MSI write address for overflow interrupts from Secure monitor intances. MSMON\_OFLOW\_MSI\_ADDR\_L\_ns is the low part of the MSI write address for overflow interrupts from Non-secure monitor instances. MSMON\_OFLOW\_MSI\_ADDR\_L\_rt is the low part of the MSI write address for overflow interrupts from Root monitor intances. MSMON\_OFLOW\_MSI\_ADDR\_L\_rl is the low part of the MSI write address for overflow interrupts from Realm monitor instances.

### **Configuration**

This register is present only when FEAT\_MPAMv1p1 is implemented and MPAMF\_MSMON\_IDR.HAS\_OFLW\_MSI == 1. Otherwise, direct accesses to MSMON\_OFLOW\_MSI\_ADDR\_L are res0.

MSMON\_OFLOW\_MSI\_ADDR\_L, MSMON\_OFLOW\_MSI\_ADDR\_H, MSMON\_OFLOW\_MSI\_ATTR, MSMON\_OFLOW\_MSI\_DATA, and MSMON\_OFLOW\_MSI\_MPAM must all be implemented to support MSI writes for monitor overflow interrupts.

The power and reset domain of each MSC component is specific to that component.

#### **Attributes**

MSMON OFLOW MSI ADDR L is a 32-bit register.

### Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

MSI\_ADDR\_L Bits[1:0]

#### MSI\_ADDR\_L, bits [31:2]

MSI write address bits[31:2].

#### Bits [1:0]

Reads as 0b00.

Access to this field is **RO**.

## Accessing MSMON\_OFLOW\_MSI\_ADDR\_L

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MSMON\_OFLOW\_MSI\_ADDR\_L\_s must only be accessible from the Secure MPAM feature page.
- MSMON\_OFLOW\_MSI\_ADDR\_L\_ns must only be accessible from the Non-secure MPAM feature page.
- MSMON\_OFLOW\_MSI\_ADDR\_L\_rt must only be accessible from the Root MPAM feature page.
- MSMON\_OFLOW\_MSI\_ADDR\_L\_rl must only be accessible from the Realm MPAM feature page.

MSMON\_OFLOW\_MSI\_ADDR\_L\_s, MSMON\_OFLOW\_MSI\_ADDR\_L\_ns, MSMON\_OFLOW\_MSI\_ADDR\_L\_rt, and MSMON\_OFLOW\_MSI\_ADDR\_L\_rl must be separate registers:

- The Secure instance (MSMON\_OFLOW\_MSI\_ADDR\_L\_s) accesses the low part of the overflow MSI write address used for Secure PARTIDs.
- The Non-secure instance (MSMON\_OFLOW\_MSI\_ADDR\_L\_ns) accesses the low part of the overflow MSI write address used for Non-secure PARTIDs.
- The Root instance (MSMON\_OFLOW\_MSI\_ADDR\_L\_rt) accesses the low part of the overflow MSI write address used for Root PARTIDs.
- The Realm instance (MSMON\_OFLOW\_MSI\_ADDR\_L\_rl) accesses the low part of the overflow MSI write address used for Realm PARTIDs.

# MSMON\_OFLOW\_MSI\_ADDR\_L can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance                 |
|-----------|--------------|--------|--------------------------|
| MPAM      | MPAMF_BASE_s | 0x08E0 | MSMON_OFLOW_MSI_ADDR_L_s |

Accesses on this interface are RW.

| Component | Frame         | Offset | Instance                  |
|-----------|---------------|--------|---------------------------|
| MPAM      | MPAMF_BASE_ns | 0x08E0 | MSMON_OFLOW_MSI_ADDR_L_ns |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance                  |
|-----------|---------------|--------|---------------------------|
| MPAM      | MPAMF_BASE_rt | 0x08E0 | MSMON_OFLOW_MSI_ADDR_L_rt |

When FEAT RME is implemented, accesses on this interface are RW.

| Component | Frame         | Offset | Instance                  |
|-----------|---------------|--------|---------------------------|
| MPAM      | MPAMF_BASE_rl | 0x08E0 | MSMON_OFLOW_MSI_ADDR_L_rl |

When FEAT RME is implemented, accesses on this interface are RW.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.