# MSMON\_OFLOW\_MSI\_DATA, MPAM Monitor Overflow MSI Write Data Register

The MSMON OFLOW MSI DATA characteristics are:

### **Purpose**

MSMON\_OFLOW\_MSI\_DATA is a 32-bit read/write register for the MPAM monitor overflow MSI data.

MSMON\_OFLOW\_MSI\_DATA\_s is the data for the MSI write for monitor overflow from Secure monitor instances.

MSMON\_OFLOW\_MSI\_DATA\_ns is the data for the MSI writes for monitor overflow interrupts from Non-secure monitor instances.

MSMON\_OFLOW\_MSI\_DATA\_rt is the data for the MSI write for monitor overflow from Root monitor instances. MSMON\_OFLOW\_MSI\_DATA\_rl is the data for the MSI writes for monitor overflow interrupts from Realm monitor instances.

### **Configuration**

This register is present only when FEAT\_MPAMv1p1 is implemented and MPAMF\_MSMON\_IDR.HAS\_OFLW\_MSI == 1. Otherwise, direct accesses to MSMON\_OFLOW\_MSI\_DATA are res0.

MSMON\_OFLOW\_MSI\_ADDR\_L, MSMON\_OFLOW\_MSI\_ADDR\_H, MSMON\_OFLOW\_MSI\_ATTR, MSMON\_OFLOW\_MSI\_DATA, and MSMON\_OFLOW\_MSI\_MPAM must all be implemented to support MSI writes for monitor overflow interrupts.

The power and reset domain of each MSC component is specific to that component.

#### **Attributes**

MSMON OFLOW MSI DATA is a 32-bit register.

### Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 MSI\_DATA

#### MSI\_DATA, bits [31:0]

MSI write data word.

### Accessing MSMON\_OFLOW\_MSI\_DATA

This register is within the MPAM feature page memory frames.

In a system that supports Secure, Non-secure, Root, and Realm memory maps, there must be MPAM feature pages in all four address maps:

- MSMON\_OFLOW\_MSI\_DATA\_s must only be accessible from the Secure MPAM feature page.
- MSMON\_OFLOW\_MSI\_DATA\_ns must only be accessible from the Non-secure MPAM feature page.
- MSMON\_OFLOW\_MSI\_DATA\_rt must only be accessible from the Root MPAM feature page.
- MSMON\_OFLOW\_MSI\_DATA\_rl must only be accessible from the Realm MPAM feature page.

MSMON\_OFLOW\_MSI\_DATA\_s, MSMON\_OFLOW\_MSI\_DATA\_ns, MSMON\_OFLOW\_MSI\_DATA\_rt, and MSMON\_OFLOW\_MSI\_DATA\_rl must be separate registers:

- The Secure instance (MSMON\_OFLOW\_MSI\_DATA\_s) accesses the monitor overflow MSI write data of Secure monitors.
- The Non-secure instance (MSMON\_OFLOW\_MSI\_DATA\_ns) accesses the monitor overflow MSI write data of Non-secure monitors.
- The Root instance (MSMON\_OFLOW\_MSI\_DATA\_rt) accesses the monitor overflow MSI write data of Root monitors.
- The Realm instance (MSMON\_OFLOW\_MSI\_DATA\_rl) accesses the monitor overflow MSI write data of Realm monitors.

## MSMON\_OFLOW\_MSI\_DATA can be accessed through the memory-mapped interfaces:

| Component | Frame        | Offset | Instance               |
|-----------|--------------|--------|------------------------|
| MPAM      | MPAMF_BASE_s | 0x08E8 | MSMON_OFLOW_MSI_DATA_s |

Accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_ns | 0x08E8 | MSMON_OFLOW_MSI_DATA_ns |

Accesses on this interface are RW.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_rt | 0x08E8 | MSMON_OFLOW_MSI_DATA_rt |

When FEAT\_RME is implemented, accesses on this interface are **RW**.

| Component | Frame         | Offset | Instance                |
|-----------|---------------|--------|-------------------------|
| MPAM      | MPAMF_BASE_rl | 0x08E8 | MSMON_OFLOW_MSI_DATA_rl |

When FEAT RME is implemented, accesses on this interface are RW.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.