# TRBDEVAFF, Device Affinity Register

The TRBDEVAFF characteristics are:

### **Purpose**

For additional information, see the CoreSight Architecture Specification.

Reads the same value as the <u>MPIDR\_EL1</u> register for the PE that this trace buffer has affinity with.

Depending on the implementation defined nature of the system, it might be possible that TRBDEVAFF is read before system firmware has configured the trace buffer and/or the PE or group of PEs that the trace buffer has affinity with. When this is the case, TRBDEVAFF reads as zero.

## **Configuration**

This register is present only when FEAT\_TRBE\_EXT is implemented. Otherwise, direct accesses to TRBDEVAFF are res0.

TRBDEVAFF is in the Core power domain.

#### **Attributes**

TRBDEVAFF is a 64-bit register.

# Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| 05 02 01 00 55 50 57 50 55 54 55 52 51 50 45 40 47 40 45 44 45 42 41 40 55 50 57 50 55 54 55 52 |
|-------------------------------------------------------------------------------------------------|
| MDIDD EL1                                                                                       |
| MPIDR ELI                                                                                       |
|                                                                                                 |
| MDIDD EL1                                                                                       |
| MPIDR ELI                                                                                       |
| _                                                                                               |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### **MPIDR\_EL1**, bits [63:0]

Read-only copy of <u>MPIDR\_EL1</u>, as seen from the highest implemented Exception level.

### **Accessing TRBDEVAFF**

TRBDEVAFF can be accessed through the external debug interface:

| Component | Offset | Instance |
|-----------|--------|----------|
|-----------|--------|----------|

| TRBE | 0xFA8 | TRBDEVAFF |  |
|------|-------|-----------|--|
|------|-------|-----------|--|

This interface is accessible as follows:

- When DoubleLockStatus() or !IsCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.