# TRBLSR, Lock Status Register

The TRBLSR characteristics are:

## **Purpose**

Indicates the Software Lock is not implemented.

For additional information, see the CoreSight Architecture Specification.

## **Configuration**

This register is present only when FEAT\_TRBE\_EXT is implemented. Otherwise, direct accesses to TRBLSR are res0.

TRBLSR is in the Core power domain.

### **Attributes**

TRBLSR is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 | 4 | 3 | 2 1 | 0   |
|-----------------------------------------------------------------------------|---|---|-----|-----|
| RES0                                                                        |   |   | RAZ | SLI |

#### Bits [31:3]

Reserved, res0.

#### Bits [2:1]

Reserved, RAZ.

Not thirty-two bit. Describes the size of the TRBLAR register.

This field reads-as-zero.

### **SLI, bit [0]**

Indicates the Software Lock is not implemented.

| SLI | Meaning                                  |
|-----|------------------------------------------|
| 0b0 | Software Lock is not implemented.        |
|     | Writes to the <u>TRBLAR</u> are ignored. |
| 0b1 | Software Lock is implemented.            |

Access to this field is **RAZ/WI**.

# **Accessing TRBLSR**

### TRBLSR can be accessed through the external debug interface:

| Component | Offset | Instance |  |  |
|-----------|--------|----------|--|--|
| TRBE      | 0xFB4  | TRBLSR   |  |  |

This interface is accessible as follows:

- When DoubleLockStatus() or !IsCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.