# TRBPIDRO, Peripheral Identification Register 0

The TRBPIDRO characteristics are:

# **Purpose**

Provides discovery information about the component.

For additional information, see the CoreSight Architecture Specification.

## **Configuration**

This register is present only when FEAT\_TRBE\_EXT is implemented. Otherwise, direct accesses to TRBPIDR0 are res0.

TRBPIDRO is in the Core power domain.

### **Attributes**

TRBPIDR0 is a 32-bit register.

# **Field descriptions**

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |  |
|-----------------------------------------------------------------------|-----------------|--|
| RES0                                                                  | PART 0          |  |

#### Bits [31:8]

Reserved, res0.

#### **PART\_0, bits [7:0]**

Part number, bits [7:0].

The part number is selected by the designer of the component, and is stored in <a href="TRBPIDR1">TRBPIDR1</a>. PART\_1 and TRBPIDR0. PART\_0.

This field has an implementation defined value.

Access to this field is RO.

# **Accessing TRBPIDR0**

## TRBPIDR0 can be accessed through the external debug interface:

| Component | Offset | Instance |
|-----------|--------|----------|
| TRBE      | 0xFE0  | TRBPIDR0 |

This interface is accessible as follows:

- When DoubleLockStatus() or !IsCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.