AArch64
Instructions

Index by Encoding External Registers

# TRCCIDR2, Component Identification Register 2

The TRCCIDR2 characteristics are:

## **Purpose**

Provides discovery information about the component.

For additional information, see the CoreSight Architecture Specification.

# **Configuration**

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_EXT is implemented. Otherwise, direct accesses to TRCCIDR2 are res0.

#### **Attributes**

TRCCIDR2 is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 | 6 | 5       | 4 | 3 | 2 | 1 | 0 |
|-----------------------------------------------------------------------|---|---|---------|---|---|---|---|---|
| RES0                                                                  |   |   | PRMBL 2 |   |   |   |   |   |

#### Bits [31:8]

Reserved, res0.

#### **PRMBL 2, bits [7:0]**

Component identification preamble, segment 2.

Reads as 0x05.

Access to this field is **RO**.

### **Accessing TRCCIDR2**

External debugger accesses to this register are unaffected by the OS Lock.

#### TRCCIDR2 can be accessed through the external debug interface:

| Component | Offset | Instance |
|-----------|--------|----------|
| ETE       | 0xFF8  | TRCCIDR2 |

This interface is accessible as follows:

- When !IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

| AArch32   | AArch64   | AArch32             | AArch64             | Index by | <u>External</u> |
|-----------|-----------|---------------------|---------------------|----------|-----------------|
| Registers | Registers | <u>Instructions</u> | <u>Instructions</u> | Encoding | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.