# TRCCLAIMCLR, Claim Tag Clear Register

The TRCCLAIMCLR characteristics are:

### **Purpose**

In conjunction with <u>TRCCLAIMSET</u>, provides Claim Tag bits that can be separately set and cleared to indicate whether functionality is in use by a debug agent.

For additional information, see the CoreSight Architecture Specification.

## **Configuration**

External register TRCCLAIMCLR bits [31:0] are architecturally mapped to AArch64 System register TRCCLAIMCLR[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_EXT is implemented. Otherwise, direct accesses to TRCCLAIMCLR are res0.

### **Attributes**

TRCCLAIMCLR is a 32-bit register.

## Field descriptions

| 3:  | 1 30        | 29      | 28      | 27      | 26      | 25      | 24      | 23      | 22      | 21      | 20      | _  |
|-----|-------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----|
| CLR | [31]CLR[30] | CLR[29] | CLR[28] | CLR[27] | CLR[26] | CLR[25] | CLR[24] | CLR[23] | CLR[22] | CLR[21] | CLR[20] | CL |

#### CLR[< m>], bit [m], for m = 31 to 0

Claim Tag Clear. Indicates the current status of Claim Tag bit m>, and is used to clear Claim Tag bit m> to 0.

| CLR[ <m>]</m> | Meaning                     |
|---------------|-----------------------------|
| 0b0           | On a read: Claim Tag bit    |
|               | <m> is not set.</m>         |
|               | On a write: Ignored.        |
| 0b1           | On a read: Claim Tag bit    |
|               | <m> is set.</m>             |
|               | On a write: Clear Claim tag |
|               | bit $<$ m $>$ to 0.         |

The number of Claim Tag bits implemented is indicated in <u>TRCCLAIMSET</u>.

This bit reads-as-zero and ignores writes if m > the number of Claim Tag bits.

The reset behavior of this field is:

• On a Trace unit reset, this field resets to 0.

Access to this field is **W1C**.

## **Accessing TRCCLAIMCLR**

#### TRCCLAIMCLR can be accessed through the external debug interface:

| Component | Offset | Instance    |  |  |
|-----------|--------|-------------|--|--|
| ETE       | 0xFA4  | TRCCLAIMCLR |  |  |

This interface is accessible as follows:

- When OSLockStatus() or !IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <b>External</b> |
|------------------|------------------|---------------------|---------------------|----------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.