# TRCCNTVR<n>, Counter Value Register <n>, n = 0 - 3

The TRCCNTVR<n> characteristics are:

## **Purpose**

This sets or returns the value of Counter < n >.

## **Configuration**

External register TRCCNTVR<n> bits [31:0] are architecturally mapped to AArch64 System register TRCCNTVR<n>[31:0].

This register is present only when FEAT\_ETE is implemented, FEAT\_TRC\_EXT is implemented and UInt(TRCIDR5.NUMCNTR) > n. Otherwise, direct accesses to TRCCNTVR<n> are res0.

## **Attributes**

TRCCNTVR<n> is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------------------------------|---------------------------------------|
| RES0                                            | VALUE                                 |

### Bits [31:16]

Reserved, res0.

### **VALUE, bits [15:0]**

Contains the count value of Counter.

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

# Accessing TRCCNTVR<n>

Must be programmed if  $\overline{TRCRSCTLR} < a > .GROUP == 0b0010$  and  $\overline{TRCRSCTLR} < a > .COUNTERS[n] == 1.$ 

Writes are constrained unpredictable if the trace unit is not in the Idle state.

Reads from this register might return an unknown value if the trace unit is not in either of the Idle or Stable states.

## TRCCNTVR<n> can be accessed through the external debug interface:

| Component | Offset     | Instance         |  |
|-----------|------------|------------------|--|
| ETE       | 0x160 + (4 | TRCCNTVR <n></n> |  |
|           | * n)       |                  |  |

This interface is accessible as follows:

- When OSLockStatus(), or !AllowExternalTraceAccess() or ! IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.