# **TRCDEVID, Device Configuration Register**

The TRCDEVID characteristics are:

#### **Purpose**

Provides discovery information for the component.

For additional information, see the CoreSight Architecture Specification.

## **Configuration**

External register TRCDEVID bits [31:0] are architecturally mapped to AArch64 System register TRCDEVID[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_EXT is implemented. Otherwise, direct accesses to TRCDEVID are res0.

#### **Attributes**

TRCDEVID is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO

#### Bits [31:0]

Reserved, res0.

# **Accessing TRCDEVID**

External debugger accesses to this register are unaffected by the OS Lock.

#### TRCDEVID can be accessed through the external debug interface:

| Component | Offset | Instance |
|-----------|--------|----------|
| ETE       | 0xFC8  | TRCDEVID |

This interface is accessible as follows:

- When !IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.