External

Registers

# TRCITCTRL, Integration Mode Control Register

The TRCITCTRL characteristics are:

### **Purpose**

A component can use TRCITCTRL to dynamically switch between functional mode and integration mode. In integration mode, topology detection is enabled. After switching to integration mode and performing integration tests or topology detection, reset the system to ensure correct behavior of CoreSight and other connected system components.

For additional information, see the CoreSight Architecture Specification.

## **Configuration**

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_EXT is implemented. Otherwise, direct accesses to TRCITCTRL are res0.

### **Attributes**

TRCITCTRL is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESO

IME

#### Bits [31:1]

Reserved, res0.

#### IME, bit [0]

When topology detection or integration functionality is implemented:

Integration Mode Enable.

| IME | Meaning                                                                                              |
|-----|------------------------------------------------------------------------------------------------------|
| 0d0 | Component functional mode.                                                                           |
| 0b1 | Component integration mode.<br>Support for topology detection<br>and integration testing is enabled. |

#### Otherwise:

Reserved, res0.

## **Accessing TRCITCTRL**

External debugger accesses to this register are implementation defined when the trace unit is not in the Idle state.

### TRCITCTRL can be accessed through the external debug interface:

| Component | Offset | Instance  |  |
|-----------|--------|-----------|--|
| ETE       | 0xF00  | TRCITCTRL |  |

This interface is accessible as follows:

- When OSLockStatus(), or !AllowExternalTraceAccess() or ! IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.