# TRCOSLSR, Trace OS Lock Status Register

The TRCOSLSR characteristics are:

### **Purpose**

Returns the status of the Trace OS Lock.

# **Configuration**

External register TRCOSLSR bits [31:0] are architecturally mapped to AArch64 System register TRCOSLSR[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_EXT is implemented. Otherwise, direct accesses to TRCOSLSR are res0.

### **Attributes**

TRCOSLSR is a 32-bit register.

### Field descriptions

| 31302928272625242322212019181716151413121110987 | 6 5 | 4  | 3  | 2               | 1    | 0       |
|-------------------------------------------------|-----|----|----|-----------------|------|---------|
| RES0                                            |     | OS | LI | <b>#[ESID</b> ] | OSLK | OSLM[0] |

#### Bits [31:5]

Reserved, res0.

#### OSLM, bits [4:3, 0]

OS Lock model.

| OSLM  | Meaning                          |
|-------|----------------------------------|
| 0b000 | Trace OS Lock is not             |
|       | implemented.                     |
| 0b010 | Trace OS Lock is implemented.    |
| 0b100 | Trace OS Lock is not             |
|       | implemented, and the trace unit  |
|       | is controlled by the PE OS Lock. |

All other values are reserved.

This field reads as 0b100.

The OSLM field is split as follows:

- OSLM[2:1] is TRCOSLSR[4:3].
- OSLM[0] is TRCOSLSR[0].

#### Bit [2]

Reserved, res0.

#### OSLK, bit [1]

OS Lock status.

| OSLK | Meaning                  |
|------|--------------------------|
| 0b0  | The OS Lock is unlocked. |
| 0b1  | The OS Lock is locked.   |

Note that this field indicates the state of the PE OS Lock.

# **Accessing TRCOSLSR**

External debugger accesses to this register are unaffected by the OS Lock.

### TRCOSLSR can be accessed through the external debug interface:

| Component | Offset | Instance |
|-----------|--------|----------|
| ETE       | 0x304  | TRCOSLSR |

This interface is accessible as follows:

- When !AllowExternalTraceAccess() or !IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | <u>Index by</u> | <u>External</u> |
|------------------|------------------|---------------------|---------------------|-----------------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.