# TRCSEQSTR, Sequencer State Register

The TRCSEQSTR characteristics are:

### **Purpose**

Use this to set, or read, the Sequencer state.

# **Configuration**

External register TRCSEQSTR bits [31:0] are architecturally mapped to AArch64 System register TRCSEQSTR[31:0].

This register is present only when FEAT\_ETE is implemented, FEAT\_TRC\_EXT is implemented and TRCIDR5.NUMSEQSTATE != 0b000. Otherwise, direct accesses to TRCSEQSTR are res0.

#### **Attributes**

TRCSEQSTR is a 32-bit register.

## Field descriptions

| <u>31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9</u> | 8 | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 |
|----------------------------------------------------------------------------|---|---|---|---|----|-----|---|---|---|
| RES0                                                                       |   |   |   |   | ST | ATE |   |   |   |

#### Bits [31:2]

Reserved, res0.

#### STATE, bits [1:0]

Set or returns the state of the Sequencer.

| STATE | Meaning  |  |  |
|-------|----------|--|--|
| 0b00  | State 0. |  |  |
| 0b01  | State 1. |  |  |
| 0b10  | State 2. |  |  |
| 0b11  | State 3. |  |  |

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

## **Accessing TRCSEQSTR**

Must be programmed if <u>TRCRSCTLR<a></u>.GROUP == 0b0010 and <u>TRCRSCTLR<a></u>.SEQUENCER != 0b0000.

Writes are constrained unpredictable if the trace unit is not in the Idle state.

Reads from this register might return an unknown value if the trace unit is not in either of the Idle or Stable states.

#### TRCSEQSTR can be accessed through the external debug interface:

| Component | Offset | Instance  |
|-----------|--------|-----------|
| ETE       | 0x11C  | TRCSEQSTR |

This interface is accessible as follows:

- When OSLockStatus(), or !AllowExternalTraceAccess() or ! IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b> |
|------------------|------------------|---------------------|---------------------|-----------------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.